 |
AM263x MCU+ SDK
11.00.00
|
|
Go to the documentation of this file.
34 #ifndef CSLR_SOC_DEFINES_H_
35 #define CSLR_SOC_DEFINES_H_
52 #define CSL_UART_PER_CNT (6U)
55 #define CSL_SPI_PER_CNT (5U)
58 #define CSL_LIN_PER_CNT (5U)
61 #define CSL_I2C_PER_CNT (4U)
64 #define CSL_MCAN_PER_CNT (4U)
67 #define CSL_ETPWM_PER_CNT (32U)
70 #define CSL_ECAP_PER_CNT (10U)
73 #define CSL_EQEP_PER_CNT (3U)
76 #define CSL_SDFM_PER_CNT (2U)
79 #define CSL_ADC_PER_CNT (5U)
82 #define CSL_CMPSSA_PER_CNT (10U)
85 #define CSL_CMPSSB_PER_CNT (10U)
88 #define SOC_EDMA_NUM_DMACH (64U)
90 #define SOC_EDMA_NUM_QDMACH (8U)
92 #define SOC_EDMA_NUM_PARAMSETS (256U)
94 #define SOC_EDMA_NUM_EVQUE (2U)
96 #define SOC_EDMA_CHMAPEXIST (1U)
98 #define SOC_EDMA_NUM_REGIONS (8U)
100 #define SOC_EDMA_MEMPROTECT (1U)
102 #define SOC_EDMA_NUM_TPTC (2U)
110 #define EDMA_TPCC_A_ERRINT (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_ERRINT_MASK)
111 #define EDMA_TPCC_A_MPINT (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_MPINT_MASK)
112 #define EDMA_TPTC_A0_ERR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A0_ERR_MASK)
113 #define EDMA_TPTC_A1_ERR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A1_ERR_MASK)
114 #define EDMA_TPCC_A_PAR_ERR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_PAR_ERR_MASK)
115 #define EDMA_TPCC_A_WRITE_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_WRITE_ACCESS_ERROR_MASK)
116 #define EDMA_TPTC_A0_WRITE_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A0_WRITE_ACCESS_ERROR_MASK)
117 #define EDMA_TPTC_A1_WRITE_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A1_WRITE_ACCESS_ERROR_MASK)
118 #define EDMA_TPCC_A_READ_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_READ_ACCESS_ERROR_MASK)
119 #define EDMA_TPTC_A0_READ_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A0_READ_ACCESS_ERROR_MASK)
120 #define EDMA_TPTC_A1_READ_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A1_READ_ACCESS_ERROR_MASK)
123 #define MCAN_MSG_RAM_MAX_WORD_COUNT (4352U)
126 #define MCAN_MAX_RX_DMA_BUFFERS (7U)
129 #define MCAN_MAX_TX_DMA_BUFFERS (4U)
132 #define FSI_MAX_TX_DMA_BUFFERS (2U)
135 #define FSI_MAX_RX_DMA_BUFFERS (2U)
138 #define MCSPI_DMA_IS_FIFO_SUPPORTED (0U)
146 #define CSL_CORE_ID_R5FSS0_0 (0U)
147 #define CSL_CORE_ID_R5FSS0_1 (1U)
148 #define CSL_CORE_ID_R5FSS1_0 (2U)
149 #define CSL_CORE_ID_R5FSS1_1 (3U)
150 #define CSL_CORE_ID_MAX (4U)
159 #define PRIV_ID_M4FSS0_0 (1U)
160 #define PRIV_ID_R5FSS0_0 (4U)
161 #define PRIV_ID_R5FSS0_1 (5U)
162 #define PRIV_ID_R5FSS1_0 (6U)
163 #define PRIV_ID_R5FSS1_1 (7U)
164 #define PRIV_ID_ICSSM (9U)
165 #define PRIV_ID_CPSW (10U)
173 #define MSS_SYS_VCLK 200000000U
174 #define R5F_CLOCK_MHZ 400U
183 #define CSL_ARM_R5_CLUSTER_GROUP_ID_0 ((uint32_t) 0x00U)
185 #define CSL_ARM_R5_CLUSTER_GROUP_ID_1 ((uint32_t) 0x01U)
195 #define CSL_ARM_R5_CPU_ID_0 ((uint32_t) 0x00U)
197 #define CSL_ARM_R5_CPU_ID_1 ((uint32_t) 0x01U)
201 #define CSL_CORE_R5F_INTR_MAX (256U)
207 #if (__ARM_ARCH == 7) && (__ARM_ARCH_PROFILE == 'R')
208 #define CSL_CACHE_L1P_LINESIZE (32U)
209 #define CSL_CACHE_L1D_LINESIZE (32U)
210 #elif (__ARM_ARCH == 7) && (__ARM_ARCH_PROFILE == 'M')