This section provides information on the SOC_AON Module Instance within this product. Each of the registers within the Module Instance is described separately below.
SOC_AON Registers. This component include soc_aon register, event manager regisers, security registers and more. INTERNAL NOTE- [Confluence][https://confluence.itg.ti.com/display/WNG/Security+AON+Module-Mx]
|
Register Name |
Type |
Register Width (Bits) |
Register Reset |
Address Offset |
|
RW |
32 |
0x0000 0000 |
0x0000 0000 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0004 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0008 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 000C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0010 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0014 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0018 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 001C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0020 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0024 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0028 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 002C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0030 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0034 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0038 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 003C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0040 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0044 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0048 |
|
|
RW |
32 |
0x0800 0000 |
0x0000 004C |
|
|
RW |
32 |
0x0FFF FFFF |
0x0000 0050 |
|
|
RW |
32 |
0x2800 0000 |
0x0000 0054 |
|
|
RW |
32 |
0x2FFF FFFF |
0x0000 0058 |
|
|
RW |
32 |
0x2000 0000 |
0x0000 0064 |
|
|
RW |
32 |
0x27FF FFFF |
0x0000 0068 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 007C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0080 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0084 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0088 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0090 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 009C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00AC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00B0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00B4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00B8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00BC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00C0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00C4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00C8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00CC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00D0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00D4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00D8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00DC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00E0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00E4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00E8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00EC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00F0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00F4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0104 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 010C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0138 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 013C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0140 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0144 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0148 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 014C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0150 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0154 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0158 |
|
|
RW |
32 |
0x0000 0001 |
0x0000 015C |
|
|
RW |
32 |
0x0000 0001 |
0x0000 0160 |
|
|
RW |
32 |
0x0000 0001 |
0x0000 0164 |
|
|
RW |
32 |
0x0000 0001 |
0x0000 0168 |
|
|
RW |
32 |
0x0000 0001 |
0x0000 016C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0170 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0174 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0178 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 017C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0180 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0184 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0188 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 018C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0190 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0194 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0198 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 019C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01A4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01B0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01B4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01B8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01BC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01C0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01C4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01C8 |
|
|
RW |
32 |
0x0400 0000 |
0x0000 01CC |
|
|
RW |
32 |
0x0400 0000 |
0x0000 01D0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01D4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01D8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01DC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01E0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01E4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01E8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01EC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01F0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01F4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01F8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 01FC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0200 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0204 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0208 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 020C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0210 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0214 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0218 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 021C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0220 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0224 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0228 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 022C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0230 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0234 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0238 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 023C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0240 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0244 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0248 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 024C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0250 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0254 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0258 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 025C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0260 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0264 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0268 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 026C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0270 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0274 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0278 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 027C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0280 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0284 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0288 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 028C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0290 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0294 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0298 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 029C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02A4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02AC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02B0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02B4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02B8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02BC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02C0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02C4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02C8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02CC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02D0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02D4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02D8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02DC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02E0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02E4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02E8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02EC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02F0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02F4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02F8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 02FC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0300 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0304 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0308 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 030C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0310 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0314 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0318 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 031C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0320 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0324 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0328 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 032C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0330 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0334 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0338 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 033C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0340 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0344 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0348 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 034C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0350 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0354 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0358 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 035C |
|
|
RW |
32 |
0x0000 0F4F |
0x0000 1000 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1004 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1008 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 100C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1010 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1014 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1018 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 101C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1020 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1024 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1028 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 102C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1030 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1044 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1048 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1054 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1058 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 105C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1060 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1064 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1068 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 106C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1070 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1074 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1078 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 107C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 1080 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2004 |
|
|
RW |
32 |
0x0000 0101 |
0x0000 2048 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 204C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2050 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2054 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2058 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 205C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2060 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2064 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2068 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 206C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2070 |
|
|
RW |
32 |
0x0000 0101 |
0x0000 2074 |
|
|
RW |
32 |
0x0007 0001 |
0x0000 20A4 |
|
|
RW |
32 |
0x0000 0101 |
0x0000 20B4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20B8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20BC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20C0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20C4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20C8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20CC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20D0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20D4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20D8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20DC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20E0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20E4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 20E8 |
|
|
RO |
32 |
0x0000 0000 |
0x0000 20EC |
|
|
RW |
32 |
0x0000 0002 |
0x0000 2100 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2104 |
|
|
RW |
32 |
0x0000 0001 |
0x0000 2108 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 210C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2110 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2118 |
|
|
RW |
32 |
0x0000 0101 |
0x0000 211C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2120 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2124 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2128 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 212C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2130 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2140 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2144 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2148 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 214C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2150 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2154 |
|
|
RW |
32 |
0x0000 0100 |
0x0000 2158 |
|
|
RW |
32 |
0x0000 0100 |
0x0000 215C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2160 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2164 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2168 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 216C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2170 |
|
|
RW |
32 |
0x0000 0008 |
0x0000 2174 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 217C |
|
|
RW |
32 |
0x0031 8001 |
0x0000 2180 |
|
|
RW |
32 |
0x0000 0100 |
0x0000 2184 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2188 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 218C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2190 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2198 |
|
|
RW |
32 |
0x0000 0100 |
0x0000 219C |
|
|
RW |
32 |
0x0000 0100 |
0x0000 21A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 21A4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 21A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2370 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2374 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2378 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 237C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2380 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2384 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2388 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 238C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2390 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2394 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2398 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 239C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23A4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23AC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23B0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23B4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23B8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23BC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23C0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23C4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23C8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23CC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23D0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23D4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23E8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23EC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 23FC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2400 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2408 |
|
|
RW |
32 |
0x0000 0006 |
0x0000 240C |
|
|
RW |
32 |
0x0000 0101 |
0x0000 2410 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2414 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2418 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 241C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2420 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2424 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2428 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 242C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2430 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2434 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2438 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2450 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2454 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2458 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 245C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2460 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2464 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2468 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2680 |
|
|
RW |
32 |
0x0000 0001 |
0x0000 2684 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2688 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 268C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2690 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2694 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2698 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 269C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 26A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 26A4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 26A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 26AC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 26B0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 26B4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2808 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 287C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2898 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 289C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 28A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 28A4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 28A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 28AC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 28B0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 28B4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 28B8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2908 |
|
|
RW |
32 |
0x0000 0100 |
0x0000 290C |
|
|
RW |
32 |
0x0000 0100 |
0x0000 2910 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2914 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2918 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 291C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2920 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2924 |
|
|
RW |
32 |
0x0000 0008 |
0x0000 2928 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 292C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2930 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2934 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2938 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 293C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2940 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2944 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2948 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 294C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2950 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2954 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2958 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 295C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 2960 |
|
|
RW |
32 |
0x0000 0001 |
0x0000 2964 |
|
|
RW |
32 |
0b0000 0000 0000 0000 0000 0000 0000 000x |
0x0000 2968 |
|
Address offset |
0x0000 0000 |
||
|
Description |
M3 Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:30 |
Reserved |
|
RO |
0x0 |
||
|
29:24 |
SEL3 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
23:22 |
Reserved |
|
RO |
0x0 |
||
|
21:16 |
SEL2 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
15:14 |
Reserved |
|
RO |
0x0 |
||
|
13:8 |
SEL1 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
7:6 |
Reserved |
|
RO |
0x0 |
||
|
5:0 |
SEL0 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
Address offset |
0x0000 0004 |
||
|
Description |
M3 Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:30 |
Reserved |
|
RO |
0x0 |
||
|
29:24 |
SEL7 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
23:22 |
Reserved |
|
RO |
0x0 |
||
|
21:16 |
SEL6 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
15:14 |
Reserved |
|
RO |
0x0 |
||
|
13:8 |
SEL5 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
7:6 |
Reserved |
|
RO |
0x0 |
||
|
5:0 |
SEL4 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
Address offset |
0x0000 0008 |
||
|
Description |
M3 Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:14 |
Reserved |
|
RO |
0x0 0000 |
||
|
13:8 |
SEL9 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
7:6 |
Reserved |
|
RO |
0x0 |
||
|
5:0 |
SEL8 |
M3 Event Select Mux. |
RW |
0x00 |
||
|
Address offset |
0x0000 000C |
||
|
Description |
Shared Peripherals Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:23 |
Reserved |
|
RO |
0x000 |
||
|
22:16 |
PDM |
PDM Event Selector. |
RW |
0x00 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:8 |
I2S |
I2S Event Selector. |
RW |
0x00 |
||
|
7:6 |
Reserved |
|
RO |
0x0 |
||
|
5:0 |
ADC |
ADC Event Selector. |
RW |
0x00 |
||
|
Address offset |
0x0000 0010 |
||
|
Description |
Timers Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:23 |
Reserved |
|
RO |
0x000 |
||
|
22:16 |
RTC |
RTC Event Selector. |
RW |
0x00 |
||
|
15:14 |
Reserved |
|
RO |
0x0 |
||
|
13:8 |
SYSTM1 |
SYSTIMER Event 2nd Selector. |
RW |
0x00 |
||
|
7:6 |
Reserved |
|
RO |
0x0 |
||
|
5:0 |
SYSTM0 |
SYSTIMER Event 1st Selector. |
RW |
0x00 |
||
|
Address offset |
0x0000 0014 |
||
|
Description |
GPTIMER0 Channels Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:28 |
Reserved |
|
RO |
0x0 |
||
|
27:21 |
CH3SEL |
This field selects MUX output to CH3 of GPTIMER0 IRQ. |
RW |
0x00 |
||
|
20:14 |
CH2SEL |
This field selects MUX output to CH2 of GPTIMER0 IRQ. |
RW |
0x00 |
||
|
13:7 |
CH1SEL |
This field selects MUX output to CH1 of GPTIMER0 IRQ. |
RW |
0x00 |
||
|
6:0 |
CH0SEL |
This field selects MUX output to CH0 of GPTIMER0 IRQ. |
RW |
0x00 |
||
|
Address offset |
0x0000 0018 |
||
|
Description |
GPTIMER1 Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:28 |
Reserved |
|
RO |
0x0 |
||
|
27:21 |
CH3SEL |
This field selects MUX output to CH3 of GPTIMER1 IRQ. |
RW |
0x00 |
||
|
20:14 |
CH2SEL |
This field selects MUX output to CH2 of GPTIMER1 IRQ. |
RW |
0x00 |
||
|
13:7 |
CH1SEL |
This field selects MUX output to CH1 of GPTIMER1 IRQ. |
RW |
0x00 |
||
|
6:0 |
CH0SEL |
This field selects MUX output to CH0 of GPTIMER1 IRQ. |
RW |
0x00 |
||
|
Address offset |
0x0000 001C |
||
|
Description |
Doorbell 0 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ after handled the massage from M3. |
WO |
0 |
||
|
Address offset |
0x0000 0020 |
||
|
Description |
Doorbell 0 M33 Set Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 0024 |
||
|
Description |
Doorbell 0 M33 Lock Bit. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 0028 |
||
|
Description |
Doorbell 1 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ after handled the massage from M3. |
WO |
0 |
||
|
Address offset |
0x0000 002C |
||
|
Description |
Doorbell 1 M33 Set Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 0030 |
||
|
Description |
Doorbell 1 M33 Lock Bit. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 0034 |
||
|
Description |
Doorbell 4 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ after handled the massage from M3. |
WO |
0 |
||
|
Address offset |
0x0000 0038 |
||
|
Description |
Doorbell 4 M33 Set Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 003C |
||
|
Description |
Doorbell 4 M33 Lock Bit. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 0040 |
||
|
Description |
Doorbell 5 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ after handled the massage from M3. |
WO |
0 |
||
|
Address offset |
0x0000 0044 |
||
|
Description |
Doorbell 5 M33 Set Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 0048 |
||
|
Description |
Doorbell 5 M33 Lock Bit. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 004C |
||
|
Description |
CODE Memory MEMSS Start Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
ADDR |
CMEM Start Address-also define S/NS region split. split is in 1k resolution |
RW |
0x0 8000 |
||
|
11:0 |
Reserved |
|
RO |
0x000 |
||
|
Address offset |
0x0000 0050 |
||
|
Description |
CODE Memory MEMSS End Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
ADDR |
CMEM end Address-also define S/NS region split |
RW |
0x0 FFFF |
||
|
11:0 |
Reserved |
|
RO |
0xFFF |
||
|
Address offset |
0x0000 0054 |
||
|
Description |
DATA Memory MEMSS Start Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
ADDR |
DMEM Start Address-also define S/NS region split |
RW |
0x2 8000 |
||
|
11:0 |
Reserved |
|
RO |
0x000 |
||
|
Address offset |
0x0000 0058 |
||
|
Description |
DATA Memory MEMSS End Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
ADDR |
DMEM end Address-also define S/NS region split |
RW |
0x2 FFFF |
||
|
11:0 |
Reserved |
|
RO |
0xFFF |
||
|
Address offset |
0x0000 0064 |
||
|
Description |
TCM DATA Memory MEMSS Start Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:10 |
ADDR |
TCM data Start Address-also define S/NS region split |
RW |
0x08 0000 |
||
|
9:0 |
Reserved |
|
RO |
0x000 |
||
|
Address offset |
0x0000 0068 |
||
|
Description |
TCM DATA Memory MEMSS End Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:10 |
ADDR |
TCM data end Address-also define S/NS region split |
RW |
0x09 FFFF |
||
|
9:0 |
Reserved |
|
RO |
0x3FF |
||
|
Address offset |
0x0000 007C |
||
|
Description |
Secured GPIO Event Status, 1st Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
STA31TO0 |
Secured event status , first 32 bits. ([31:0]) |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 0080 |
||
|
Description |
Secured GPIO Event Status, 2nd Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
STA44TO32 |
Secured event status , 13 MSBs. ([44:32]) |
RO |
0x0000 |
||
|
Address offset |
0x0000 0084 |
||
|
Description |
MEMSS General Control Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:7 |
Reserved |
|
RO |
0x000 0000 |
||
|
6:4 |
BFLTMSTA |
Bus Fault Masked Status. |
RO |
0x0 |
||
|
3 |
BFLTMASK |
MEMSS Bus Fault Mask |
RW |
0 |
||
|
2:0 |
STRVCNTV |
Starvation Counter Value Configuration. |
RW |
0x0 |
||
|
Address offset |
0x0000 0088 |
||
|
Description |
MEMSS General Control Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2:0 |
BFLTRWSTA |
Bus Fault Raw Status. |
RO |
0x0 |
||
|
Address offset |
0x0000 0090 |
||
|
Description |
Spare Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
MEM_SPARE0_AON |
Spare Field. |
RW |
0x0 |
||
|
Address offset |
0x0000 009C |
||
|
Description |
M33 Secure Vector Table Base Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:7 |
ADDR |
init VTOR Secured Address. |
RW |
0x000 0000 |
||
|
6:0 |
Reserved |
|
RO |
0x00 |
||
|
Address offset |
0x0000 00A0 |
||
|
Description |
M33 Non-Secure Vector Table Base Address. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:7 |
ADDR |
init VTOR non Secured address |
RW |
0x000 0000 |
||
|
6:0 |
Reserved |
|
RO |
0x00 |
||
|
Address offset |
0x0000 00A8 |
||
|
Description |
CPU Locks. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:5 |
Reserved |
Reserved |
RO |
0x000 0000 |
||
|
4 |
SAU |
Locking this Cortex internal configuration |
RW |
0 |
||
|
3 |
NSPMU |
Locking this Cortex internal configuration |
RW |
0 |
||
|
2 |
SMPU |
Locking this Cortex internal configuration |
RW |
0 |
||
|
1 |
NSVTOR |
Locking this Cortex internal configuration |
RW |
0 |
||
|
0 |
SVTAIRCR |
Locking this Cortex internal configuration |
RW |
0 |
||
|
Address offset |
0x0000 00AC |
||
|
Description |
Host Lock Signals. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:7 |
Reserved |
Reserved |
RO |
0x000 0000 |
||
|
6 |
PERIPHEVT |
Locking the firewall configurations of: HIF, CORE, CORE AON, HSM, shared Periphs |
WOnce |
0 |
||
|
5 |
M3EVT |
Locking the configurations of M3 Events |
WOnce |
0 |
||
|
4 |
FLASH |
Locking the configurations of On The Fly Enc/Decryption Module Region Related Registers (four registers per region, four regions) |
WOnce |
0 |
||
|
3 |
DMA |
Locking the configurations of System DMA |
WOnce |
0 |
||
|
2 |
MEMSSANDFW |
Locking the configurations of Memory Sub System |
WOnce |
0 |
||
|
1 |
M33 |
Locking the configurations of Host MCU, both Secured and non Secured |
WOnce |
0 |
||
|
0 |
CACHE |
Locking the configurations of ICACHE |
WOnce |
0 |
||
|
Address offset |
0x0000 00B0 |
||
|
Description |
Host Boot Done |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
HOSTBOOT_WROPT |
Locking host security configurations |
WOnce |
0 |
||
|
Address offset |
0x0000 00B4 |
||
|
Description |
Security Configurations. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
BLKSBSWR |
BLOCK SBUS WRITE LOCK |
RW |
0 |
||
|
1 |
SELNSIRQ |
This field determine whether the 4 SW interrupts MSbits will be owned by secured/non secured. |
RW |
0 |
||
|
0 |
MEM_BLOCK_UDMA_TO_CMEM |
This Field blocks the uDMA transactions to CMEM. |
RW |
0 |
||
|
Address offset |
0x0000 00B8 |
||
|
Description |
Doorbell M33 Secured IMASK. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
IMASK |
Bits division to events: |
RW |
0x0 |
||
|
Address offset |
0x0000 00BC |
||
|
Description |
Doorbell M33 Secured ISET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ISET |
Bits division to events: |
WO |
0x0 |
||
|
Address offset |
0x0000 00C0 |
||
|
Description |
Doorbell M33 Secured ICLR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ICLR |
Bits division to events: |
WO |
0x0 |
||
|
Address offset |
0x0000 00C4 |
||
|
Description |
Doorbell M33 Secured IMSET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
IMSET |
Bits division to events: |
WO |
0x0 |
||
|
Address offset |
0x0000 00C8 |
||
|
Description |
Doorbell M33 Secured IMCLR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
IMCLR |
Bits division to events: |
WO |
0x0 |
||
|
Address offset |
0x0000 00CC |
||
|
Description |
Doorbell M33 Secured RIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
RIS |
Bits division to events: |
RO |
0x0 |
||
|
Address offset |
0x0000 00D0 |
||
|
Description |
Doorbell M33 Secured MIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
MIS |
Bits division to events: |
RO |
0x0 |
||
|
Address offset |
0x0000 00D4 |
||
|
Description |
M33 Secured Error IMASK. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0000 |
||
|
8:0 |
IMASK |
Bits division to events: |
RW |
0x000 |
||
|
Address offset |
0x0000 00D8 |
||
|
Description |
M33 Secured Error ISET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0000 |
||
|
8:0 |
ISET |
Bits division to events: |
WO |
0x000 |
||
|
Address offset |
0x0000 00DC |
||
|
Description |
M33 Secured Error ICLR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0000 |
||
|
8:0 |
ICLR |
Bits division to events: |
WO |
0x000 |
||
|
Address offset |
0x0000 00E0 |
||
|
Description |
M33 Secured Error IMSET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0000 |
||
|
8:0 |
IMSET |
Bits division to events: |
WO |
0x000 |
||
|
Address offset |
0x0000 00E4 |
||
|
Description |
M33 Secured Error IMCLR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0000 |
||
|
8:0 |
IMCLR |
Bits division to events: |
WO |
0x000 |
||
|
Address offset |
0x0000 00E8 |
||
|
Description |
M33 Secured Error RIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0000 |
||
|
8:0 |
RIS |
Bits division to events: |
RO |
0x000 |
||
|
Address offset |
0x0000 00EC |
||
|
Description |
M33 Secured Error MIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0000 |
||
|
8:0 |
MIS |
Bits division to events: |
RO |
0x000 |
||
|
Address offset |
0x0000 00F0 |
||
|
Description |
GPTIMER0 Sync, Tick Enable and Fault Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:23 |
Reserved |
|
RO |
0x000 |
||
|
22:16 |
FAULT |
Selects fault MUX output to GPTIMER0 IRQ |
RW |
0x00 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:8 |
TICKEN |
Selects tick enable MUX output to GPTIMER0 IRQ |
RW |
0x00 |
||
|
7 |
Reserved |
|
RO |
0 |
||
|
6:0 |
SYNC |
Selects sync MUX output to GPTIMER0 IRQ |
RW |
0x00 |
||
|
Address offset |
0x0000 00F4 |
||
|
Description |
GPTIMER1 Sync, Tick Enable and Fault Event MUXs Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:23 |
Reserved |
|
RO |
0x000 |
||
|
22:16 |
FAULT |
Selects fault MUX output to GPTIMER0 IRQ |
RW |
0x00 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:8 |
TICKEN |
Selects tick enable MUX output to GPTIMER0 IRQ |
RW |
0x00 |
||
|
7 |
Reserved |
|
RO |
0 |
||
|
6:0 |
SYNC |
Selects sync MUX output to GPTIMER0 IRQ |
RW |
0x00 |
||
|
Address offset |
0x0000 0104 |
||
|
Description |
Customer ESMs Status. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:10 |
Reserved |
|
RO |
0x00 0000 |
||
|
9 |
ESM2VIO |
This field indicates that ESM1 is violated. |
RO |
0 |
||
|
8 |
ESM2DONE |
This field indicates that ESM2 is done. |
RO |
0 |
||
|
7:2 |
Reserved |
|
RO |
0x00 |
||
|
1 |
ESM1VIO |
This field indicates that ESM1 is violated. |
RO |
0 |
||
|
0 |
ESM1DONE |
This field indicates that ESM1 is done. |
RO |
0 |
||
|
Address offset |
0x0000 010C |
||
|
Description |
MEMSS Configurations. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
MODE |
MEMSS mode of bank ownership |
RW |
0x0 |
||
|
Address offset |
0x0000 0138 |
||
|
Description |
Secured Gpio MIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
31TO0 |
32 LSBs of MIS. (45 Total) |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 013C |
||
|
Description |
Secured Gpio MIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
44TO32 |
13 MSBs of MIS. (45 Total) |
RO |
0x0000 |
||
|
Address offset |
0x0000 0140 |
||
|
Description |
Secured GPIO Functional Mask. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
MASK31TO0 |
32 LSBs of MASK. (45 Total) |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 0144 |
||
|
Description |
Secured GPIO Functional Mask. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
MASK44TO32 |
13 MSBs of MASK. (45 Total) |
RW |
0x0000 |
||
|
Address offset |
0x0000 0148 |
||
|
Description |
Spare Reg, M33S Aperture. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
MEM_SPARE10 |
M33S spare register. |
RW |
0x0 |
||
|
Address offset |
0x0000 014C |
||
|
Description |
ESM1 2nd Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 2nd magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 0150 |
||
|
Description |
ESM2 2nd Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 2nd magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 0154 |
||
|
Description |
ESM1 2nd Magic Value Status. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
FAULT |
ESM 2nd magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
DONE |
ESM 2nd magic val match |
RO |
0 |
||
|
Address offset |
0x0000 0158 |
||
|
Description |
ESM2 2nd Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
FAULT |
ESM 2nd magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
DONE |
ESM 2nd magic val match |
RO |
0 |
||
|
Address offset |
0x0000 015C |
||
|
Description |
HOST FW Bypass. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
BYPASS |
bypass the following module's firewall configuration: |
RW |
1 |
||
|
Address offset |
0x0000 0160 |
||
|
Description |
DMA FW BYPASS |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
BYPASS |
Bypass the firewall configuration for HOST_DMA module |
RW |
1 |
||
|
Address offset |
0x0000 0164 |
||
|
Description |
Peripheral Firewall Bypass. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
BYPASS |
bypass the following module's firewall configuration: |
RW |
1 |
||
|
Address offset |
0x0000 0168 |
||
|
Description |
HOST MCU Firewall Bypass |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
BYPASS |
bypass the firewall configuration for HOST MCU module. |
RW |
1 |
||
|
Address offset |
0x0000 016C |
||
|
Description |
MEMSS Firewall Bypass |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
BYPASS |
bypass the Firewall configuration for MEMSS module. |
RW |
1 |
||
|
Address offset |
0x0000 0170 |
||
|
Description |
IOMUX General firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0174 |
||
|
Description |
PRCM_HOST firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
1 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
0 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0178 |
||
|
Description |
M33 SCRATCHPAD firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 017C |
||
|
Description |
PRCM_COMMON firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:6 |
Reserved |
|
RO |
0x000 0000 |
||
|
5 |
CORENSRD |
Controller Core Non Secured: |
RW |
0 |
||
|
4 |
CORENSWR |
Controller Core Non Secured: |
RW |
0 |
||
|
3 |
M33NSRD |
Controller M33 None Secured: |
RW |
0 |
||
|
2 |
M33NSWR |
Controller M33 None Secured: |
RW |
0 |
||
|
1 |
M33SRD |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33SWR |
Controller M33 Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0180 |
||
|
Description |
CKM firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0184 |
||
|
Description |
SOC_IC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:6 |
Reserved |
|
RO |
0x000 0000 |
||
|
5 |
CORENSRD |
Controller Core Non Secured: |
RW |
0 |
||
|
4 |
CORENSWR |
Controller Core Non Secured: |
RW |
0 |
||
|
3 |
M33SRD |
Controller M33 Secured: |
RW |
0 |
||
|
2 |
M33SWR |
Controller M33 Secured: |
RW |
0 |
||
|
1 |
M33NSRD |
Controller M33 None Secured: |
RW |
0 |
||
|
0 |
M33NSWR |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0188 |
||
|
Description |
AON_M33_S firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 018C |
||
|
Description |
AON_M33_NS firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0190 |
||
|
Description |
AAON_M33_S firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0194 |
||
|
Description |
AAON_M33_NS firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0198 |
||
|
Description |
RTC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:6 |
Reserved |
|
RO |
0x000 0000 |
||
|
5 |
CORENSRD |
Controller Core Non Secured: |
RW |
0 |
||
|
4 |
CORENSWR |
Controller Core Non Secured: |
RW |
0 |
||
|
3 |
M33SRD |
Controller M33 Secured: |
RW |
0 |
||
|
2 |
M33SWR |
Controller M33 Secured: |
RW |
0 |
||
|
1 |
M33NSRD |
Controller M33 None Secured: |
RW |
0 |
||
|
0 |
M33NSWR |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 019C |
||
|
Description |
MEMSS region 0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x000 |
||
|
15:14 |
Reserved |
|
RO |
0x0 |
||
|
13:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: (valid only in privilege mode) |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: (valid only in privilege mode) |
RW |
0 |
||
|
Address offset |
0x0000 01A0 |
||
|
Description |
MEMSS region 1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x000 |
||
|
15:14 |
Reserved |
|
RO |
0x0 |
||
|
13:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: (valid only in privilege mode) |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: (valid only in privilege mode) |
RW |
0 |
||
|
Address offset |
0x0000 01A4 |
||
|
Description |
MEMSS region 2 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x000 |
||
|
15:14 |
Reserved |
|
RO |
0x0 |
||
|
13:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: (valid only in privilege mode) |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 non Secured: (valid only in privilege mode) |
RW |
0 |
||
|
Address offset |
0x0000 01A8 |
||
|
Description |
HOST_AON_SLV firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01B0 |
||
|
Description |
HIF firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01B4 |
||
|
Description |
HOST MCU region 0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01B8 |
||
|
Description |
HOST MCU region 1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01BC |
||
|
Description |
HOST MCU region 2 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01C0 |
||
|
Description |
HOST MCU region 3 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01C4 |
||
|
Description |
access permission for 3 controller id : |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:27 |
Reserved |
|
RO |
0x00 |
||
|
26 |
BASESEL |
Base select for Reserved region defaulted to M33 TCM Data RAM (base_sel = 0): |
RW |
0 |
||
|
25:16 |
BASE_LEN |
address base len for firewall |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01C8 |
||
|
Description |
HOST MCU region 5 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:27 |
Reserved |
|
RO |
0x00 |
||
|
26 |
BASESEL |
Base select for Reserved region defaulted to M33 TCM Data RAM (base_sel = 0): |
RW |
0 |
||
|
25:16 |
BASE_LEN |
address base len for firewall |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01CC |
||
|
Description |
HOST MCU region 6 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:27 |
Reserved |
|
RO |
0x00 |
||
|
26 |
BASESEL |
Base select for Reserved region defaulted to M33 TCM Data RAM (base_sel = 0): |
RW |
1 |
||
|
25:16 |
BASE_LEN |
address base len for firewall |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01D0 |
||
|
Description |
HOST MCU region 7 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:27 |
Reserved |
|
RO |
0x00 |
||
|
26 |
BASESEL |
Base select for Reserved region defaulted to M33 TCM Data RAM (base_sel = 0): |
RW |
1 |
||
|
25:16 |
BASE_LEN |
address base len for firewall |
RW |
0x000 |
||
|
15 |
Reserved |
|
RO |
0 |
||
|
14:4 |
BASE |
address base with 1K granularity : |
RW |
0x000 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01D4 |
||
|
Description |
HOST MCU region 8 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01D8 |
||
|
Description |
HOST MCU region 9 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01DC |
||
|
Description |
HOST MCU region 10 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01E0 |
||
|
Description |
HOST MCU region 11 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01E4 |
||
|
Description |
XIP_OSPI firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01E8 |
||
|
Description |
OSPI_INDAC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01EC |
||
|
Description |
XIP_GEN firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01F0 |
||
|
Description |
XIP_UDMA_SEC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01F4 |
||
|
Description |
UDMA_NONSEC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01F8 |
||
|
Description |
OTFDE_REGION0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 01FC |
||
|
Description |
OTFDE_REGION1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0200 |
||
|
Description |
OTFDE_REGION2 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0204 |
||
|
Description |
OTFDE_REGION3 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0208 |
||
|
Description |
DMA_GEN firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 020C |
||
|
Description |
DMA_CH_0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0210 |
||
|
Description |
DMA_CH_1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0214 |
||
|
Description |
DMA_CH_2 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0218 |
||
|
Description |
DMA_CH_3 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 021C |
||
|
Description |
DMA_CH_4 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0220 |
||
|
Description |
DMA_CH_5 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0224 |
||
|
Description |
DMA_CH_6 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0228 |
||
|
Description |
DMA_CH_7 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 022C |
||
|
Description |
DMA_CH_8 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0230 |
||
|
Description |
DMA_CH_9 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0234 |
||
|
Description |
DMA_CH_10 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0238 |
||
|
Description |
DMA_CH_11 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 023C |
||
|
Description |
HSM EIP NONSEC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:21 |
Reserved |
|
RO |
0x000 |
||
|
20:16 |
LEN |
address base with 1K granularity : |
RW |
0x00 |
||
|
15:9 |
Reserved |
|
RO |
0x00 |
||
|
8:4 |
BASE |
address base with 1K granularity : |
RW |
0x00 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0240 |
||
|
Description |
HSM EIP SEC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:21 |
Reserved |
|
RO |
0x000 |
||
|
20:16 |
BASE_LEN |
address base with 1K granularity : |
RW |
0x00 |
||
|
15:9 |
Reserved |
|
RO |
0x00 |
||
|
8:4 |
BASE |
address base with 1K granularity : |
RW |
0x00 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0244 |
||
|
Description |
HSM Wrapper NONSEC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0248 |
||
|
Description |
HSM Wrapper SEC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 024C |
||
|
Description |
HSM DEBUG firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0250 |
||
|
Description |
I2C0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0254 |
||
|
Description |
I2C1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0258 |
||
|
Description |
SPI0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 025C |
||
|
Description |
SPI1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0260 |
||
|
Description |
UART0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0264 |
||
|
Description |
UART1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0268 |
||
|
Description |
GPTIMER0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 026C |
||
|
Description |
GPTIMER1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0270 |
||
|
Description |
I2S firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0274 |
||
|
Description |
PDM firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0278 |
||
|
Description |
CAN firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 027C |
||
|
Description |
ADC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0280 |
||
|
Description |
SDMMC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0284 |
||
|
Description |
SDIO firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0288 |
||
|
Description |
UART2 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 028C |
||
|
Description |
uDMA Non-secured Channel Control. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
ACCPER |
Access Permission. |
RW |
0 |
||
|
Address offset |
0x0000 0290 |
||
|
Description |
IOMUX_PAD_0 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0294 |
||
|
Description |
IOMUX_PAD_1 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0298 |
||
|
Description |
IOMUX_PAD_2 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 029C |
||
|
Description |
IOMUX_PAD_3 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02A0 |
||
|
Description |
IOMUX_PAD_4 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02A4 |
||
|
Description |
IOMUX_PAD_5 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02A8 |
||
|
Description |
IOMUX_PAD_6 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02AC |
||
|
Description |
IOMUX_PAD_7 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02B0 |
||
|
Description |
IOMUX_PAD_8 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02B4 |
||
|
Description |
IOMUX_PAD_9 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02B8 |
||
|
Description |
IOMUX_PAD_10 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02BC |
||
|
Description |
IOMUX_PAD_11 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02C0 |
||
|
Description |
IOMUX_PAD_12 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02C4 |
||
|
Description |
IOMUX_PAD_13 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02C8 |
||
|
Description |
IOMUX_PAD_14 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02CC |
||
|
Description |
IOMUX_PAD_15 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02D0 |
||
|
Description |
IOMUX_PAD_16 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02D4 |
||
|
Description |
IOMUX_PAD_17 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02D8 |
||
|
Description |
IOMUX_PAD_18 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02DC |
||
|
Description |
IOMUX_PAD_19 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02E0 |
||
|
Description |
IOMUX_PAD_20 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02E4 |
||
|
Description |
IOMUX_PAD_21 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02E8 |
||
|
Description |
IOMUX_PAD_22 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02EC |
||
|
Description |
IOMUX_PAD_23 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02F0 |
||
|
Description |
IOMUX_PAD_24 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02F4 |
||
|
Description |
IOMUX_PAD_25 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02F8 |
||
|
Description |
IOMUX_PAD_26 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 02FC |
||
|
Description |
IOMUX_PAD_27 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0300 |
||
|
Description |
IOMUX_PAD_28 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0304 |
||
|
Description |
IOMUX_PAD_29 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0308 |
||
|
Description |
IOMUX_PAD_30 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 030C |
||
|
Description |
IOMUX_PAD_31 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0310 |
||
|
Description |
IOMUX_PAD_32 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0314 |
||
|
Description |
IOMUX_PAD_33 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0318 |
||
|
Description |
IOMUX_PAD_34 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 031C |
||
|
Description |
IOMUX_PAD_35 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0320 |
||
|
Description |
IOMUX_PAD_36 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0324 |
||
|
Description |
IOMUX_PAD_37 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0328 |
||
|
Description |
IOMUX_PAD_38 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 032C |
||
|
Description |
IOMUX_PAD_39 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0330 |
||
|
Description |
IOMUX_PAD_40 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0334 |
||
|
Description |
IOMUX_PAD_41 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0338 |
||
|
Description |
IOMUX_PAD_42 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 033C |
||
|
Description |
IOMUX_PAD_43 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0340 |
||
|
Description |
IOMUX_PAD_44 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0344 |
||
|
Description |
IOMUX_PAD_45 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0348 |
||
|
Description |
IOMUX_PAD_46 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 034C |
||
|
Description |
IOMUX_PAD_47 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0350 |
||
|
Description |
IOMUX_PAD_48 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0354 |
||
|
Description |
DMA_CH_12 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 0358 |
||
|
Description |
DMA_CH_13 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 035C |
||
|
Description |
Spare firewall access register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
MEM_SPARE0_0_ACCESS_REG_CORE_NS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
MEM_SPARE0_0_ACCESS_REG_M33_S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
MEM_SPARE0_0_ACCESS_REG_M33_NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 1000 |
||
|
Description |
Micro Second STB |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:14 |
Reserved |
|
RO |
0x0 0000 |
||
|
13:8 |
16US |
Set how many micro second strobes are in 16 micro seconds, minus 1. |
RW |
0x0F |
||
|
7:0 |
MEM_USECSTB |
Set how many soc clk are in one micro second, minus 1. |
RW |
0x4F |
||
|
Address offset |
0x0000 1004 |
||
|
Description |
Doorbell 2 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ when handled the massage from M3 |
WO |
0 |
||
|
Address offset |
0x0000 1008 |
||
|
Description |
Doorbell 2 M33 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message |
WO |
0 |
||
|
Address offset |
0x0000 100C |
||
|
Description |
Doorbell 2 M33 Lockbit Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 1010 |
||
|
Description |
Doorbell 3 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ when handled the massage from M3 |
WO |
0 |
||
|
Address offset |
0x0000 1014 |
||
|
Description |
Doorbell 3 M33 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message |
WO |
0 |
||
|
Address offset |
0x0000 1018 |
||
|
Description |
Doorbell 3 M33 Lockbit Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 101C |
||
|
Description |
Doorbell 6 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ when handled the massage from M3 |
WO |
0 |
||
|
Address offset |
0x0000 1020 |
||
|
Description |
Doorbell 6 M33 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message |
WO |
0 |
||
|
Address offset |
0x0000 1024 |
||
|
Description |
Doorbell 6 M33 Lockbit Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 1028 |
||
|
Description |
Doorbell 7 M33 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M33 to clear the IRQ when handled the massage from M3 |
WO |
0 |
||
|
Address offset |
0x0000 102C |
||
|
Description |
Doorbell 7 M33 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M33 to generate IRQ towards M3 after writing the message |
WO |
0 |
||
|
Address offset |
0x0000 1030 |
||
|
Description |
Doorbell 7 M33 Lockbit Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 1044 |
||
|
Description |
Non-Secured GPIO Event Status, 1st Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
NON_STA31TO0 |
Non-Secured event status , first 32 bits. ([31:0]) |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 1048 |
||
|
Description |
Non-Secured GPIO Event Status, 2nd Register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
NON_STA44TO32 |
Non-Secured event status , 13 MSBs. ([44:32]) |
RO |
0x0000 |
||
|
Address offset |
0x0000 1054 |
||
|
Description |
M33 Non-Secured Doorbell IMASK. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
IMASK |
bit3 - doorbell 7 M3 IRQ |
RW |
0x0 |
||
|
Address offset |
0x0000 1058 |
||
|
Description |
M33 Non-Secured Doorbells ISET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ISET |
bit3 - doorbell 7 M3 IRQ |
WO |
0x0 |
||
|
Address offset |
0x0000 105C |
||
|
Description |
M33 Non-Secured Doorbell ICLR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ICLR |
bit3 - doorbell 7 M3 IRQ |
WO |
0x0 |
||
|
Address offset |
0x0000 1060 |
||
|
Description |
M33 Non-Secured Doorbell IMSET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
IMSET |
bit3 - doorbell 7 M3 IRQ |
WO |
0x0 |
||
|
Address offset |
0x0000 1064 |
||
|
Description |
M33 Non-Secured Doorbell IMCLR, |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
IMCLR |
bit3 - doorbell 7 M3 IRQ |
WO |
0x0 |
||
|
Address offset |
0x0000 1068 |
||
|
Description |
M33 Non-Secured Doorbell RIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
RIS |
bit3 - doorbell 7 M3 IRQ |
RO |
0x0 |
||
|
Address offset |
0x0000 106C |
||
|
Description |
M33 Non-Secured Doorbell MIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
MIS |
bit3 - doorbell 7 M3 IRQ |
RO |
0x0 |
||
|
Address offset |
0x0000 1070 |
||
|
Description |
Non Secured GPIO MIS. 31-0 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
NON_31TO0 |
32 LSBs of GPIO MIS |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 1074 |
||
|
Description |
Non Secure GPIO MIS. 44-32 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
NON_44TO32 |
13 MSBs of GPIO MIS. 44-32 |
RO |
0x0000 |
||
|
Address offset |
0x0000 1078 |
||
|
Description |
Non Secured GPIO Functional Mask. 31-0 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
MASK31TO0 |
32 LSBs of non-secured functional mask for GPIO. |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 107C |
||
|
Description |
non secured gpio functional mask |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
MASK44TO32 |
13 MSBs of non-secured functional mask for GPIO. 44-32 |
RW |
0x0000 |
||
|
Address offset |
0x0000 1080 |
||
|
Description |
Spare Register for M22 Secured Aperture. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
MEM_SPARE20 |
M33NS spare register. |
RW |
0x0 |
||
|
Address offset |
0x0000 2004 |
||
|
Description |
Selected Security Fuse Lines. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:24 |
Reserved |
|
RO |
0x00 |
||
|
23:21 |
MEMSTCK |
Enable watchdog timer for protecting boot: |
RO |
0x0 |
||
|
20:18 |
PRIVDBGREQ |
Enforce TI privilege Debug Request (Relevant in AT TEST privilege only used by SW) |
RO |
0x0 |
||
|
17:16 |
LDAUTHEN |
RAM Bootloader authentication enable: |
RO |
0x0 |
||
|
15 |
RESBOOTEXE |
Resume boot in non-normal boot flows where the boot cannot progress (e.g. when assets are hidden). For example, in forced supply in operational or deployed life cycles, 1st bday/at test (normal) life cycles, etc. |
RO |
0 |
||
|
14 |
DISVERB |
Disable Verbose Mode |
RO |
0 |
||
|
13 |
RANDDLYEN |
Random Delay Enable: |
RO |
0 |
||
|
12 |
ENBOOTWDT |
Enable watchdog timer for protecting boot: |
RO |
0 |
||
|
11 |
DISCANFD |
Disable CAN FD - to eliminate the need to pay royalties |
RO |
0 |
||
|
10:9 |
TEMP |
Supported Temperature |
RO |
0x0 |
||
|
8 |
DISM33 |
Disable M33 |
RO |
0 |
||
|
7 |
DISBLE_M0PLUS |
Disable BLE M0+ (RFC_CPE_CLKEN ) |
RO |
0 |
||
|
6 |
DISBLE |
Disable BLE (RFC_MDM_CLKEN) |
RO |
0 |
||
|
5 |
DIS6GHZ |
Disable 6GHz |
RO |
0 |
||
|
4 |
DIS5GHZ |
Disable 5GHz |
RO |
0 |
||
|
3:0 |
BOOTLVL |
Determine which part of the boot ROM bypass options for risk mitigation |
RO |
0x0 |
||
|
Address offset |
0x0000 2048 |
||
|
Description |
ESM1 Configuration- Customer Debug M33 Non Secure Enable Sequence Monitor. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
Reserved |
|
RO |
0x0 0000 |
||
|
11:8 |
TIMEOUTCNT |
This field sets the timeout value. |
RW |
0x1 |
||
|
7:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
ENTIMEOUT |
This field enables timeout mechanism for ESM. |
RW |
1 |
||
|
Address offset |
0x0000 204C |
||
|
Description |
ESM1 Enable Number 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN1 |
This field is the 1st enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2050 |
||
|
Description |
ESM1 Enable Number 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN2 |
This field is the 2nd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2054 |
||
|
Description |
ESM1 Enable Number 3. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN3 |
This field is the 3rd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2058 |
||
|
Description |
ESM1 Enable Number 4. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN4 |
This field is the 4th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 205C |
||
|
Description |
ESM1 Enable Number 5. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN5 |
This field is the 5th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2060 |
||
|
Description |
ESM2 Enable Number 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN1 |
This field is the 1st enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2064 |
||
|
Description |
ESM2 Enable Number 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN2 |
This field is the 2nd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2068 |
||
|
Description |
ESM2 Enable Number 3. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN3 |
This field is the 3rd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 206C |
||
|
Description |
ESM2 Enable Number 4. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN4 |
This field is the 4th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2070 |
||
|
Description |
ESM2 Enable Number 5. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN5 |
This field is the 5th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2074 |
||
|
Description |
ESM2 Configuration- Customer Debug M33 Secure Enable Sequence Monitor. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
Reserved |
|
RO |
0x0 0000 |
||
|
11:8 |
TIMEOUTCNT |
This field sets the timeout value. |
RW |
0x1 |
||
|
7:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
ENTIMEOUT |
This field enables timeout mechanism for ESM. |
RW |
1 |
||
|
Address offset |
0x0000 20A4 |
||
|
Description |
This register allow indication of debug port is present: ble, wlphy, wsoccpu, app cpu |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:20 |
Reserved |
|
RO |
0x000 |
||
|
19 |
APPSCPU |
HOST M33 MCU , debug port present (enable), locked on boot done |
RW |
0 |
||
|
18 |
BLE |
BLE MCU , debug port present (enable), locked on boot done |
RW |
1 |
||
|
17 |
WLPHYCPU |
WLPHY MCU , debug port present (enable), locked on boot done |
RW |
1 |
||
|
16 |
WSOCCPU |
WSOC MCU , debug port present (enable), locked on boot done |
RW |
1 |
||
|
15:13 |
Reserved |
|
RO |
0x0 |
||
|
12:9 |
SWJINSTID |
Single wire Jtag, these field set the instance ID for multi probe SWJDP configuration, |
RW |
0x0 |
||
|
8:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
MBOXRSTEN |
If this signal is set, debug request command sent to DSSM TX DAT register shall assert "Mailbox_reset_req" signal above, otherwise the debug request command is ignored. |
RW |
1 |
||
|
Address offset |
0x0000 20B4 |
||
|
Description |
ESM3 Configuration- TI Debug Enable Sequence Monitor. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:17 |
Reserved |
|
RO |
0x0000 |
||
|
16 |
BACK2IDLE |
1 - Allow ESM3 to be restarted (IDLE) when entering Elevated mode |
RW |
0 |
||
|
15:12 |
Reserved |
|
RO |
0x0 |
||
|
11:8 |
TIMEOUTCNT |
This field sets the timeout value. |
RW |
0x1 |
||
|
7:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
ENTIMEOUT |
This field enables timeout mechanism for ESM. |
RW |
1 |
||
|
Address offset |
0x0000 20B8 |
||
|
Description |
ESM3 Enable Number 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN1 |
This field is the 1st enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 20BC |
||
|
Description |
ESM3 Enable Number 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN2 |
This field is the 2nd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 20C0 |
||
|
Description |
ESM3 Enable Number 3. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN3 |
This field is the 3rd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 20C4 |
||
|
Description |
ESM3 Enable Number 4. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN4 |
This field is the 4th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 20C8 |
||
|
Description |
ESM3 Enable Number 5. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN5 |
This field is the 5th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 20CC |
||
|
Description |
Fuse Line 0. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
DEVLCSPAT |
Device Life Cycle Operational (Strong Pattern) |
RO |
0x00 0000 |
||
|
7:4 |
DEVLCSW |
Device Life Cycle (SW Managed) |
RO |
0x0 |
||
|
3:0 |
DEVLCHW |
Device Life Cycle (HW Managed) - Programmed on Package |
RO |
0x0 |
||
|
Address offset |
0x0000 20D0 |
||
|
Description |
Fuse Line 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
UNQ31TO0 |
Unique Device Identification [31:0] |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 20D4 |
||
|
Description |
Fuse Line 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
UNQ63TO32 |
Unique Device Identification [63:32] |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 20D8 |
||
|
Description |
Fuse Line 3. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
UNQS31TO0 |
Unique Device Secret [31:0] |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 20DC |
||
|
Description |
Fuse Line 4. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
UNQS63TO32 |
Unique Device Secret [63:32] |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 20E0 |
||
|
Description |
Fuse Line 5. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
UNQS95TO64 |
Unique Device Secret [95:64] |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 20E4 |
||
|
Description |
Fuse Line 6. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
UNQS127TO96 |
Unique Device Secret [127:96] |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 20E8 |
||
|
Description |
Fuse Line 7. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:29 |
FUSE_DATA_39_PRIVDBGREQ |
Enforce TI privilege Debug Request (Relevant in AT TEST privilege only used by SW) |
RO |
0x0 |
||
|
28:27 |
FUSE_DATA_39_LDAUTHEN |
RAM Bootloader authentication enable: |
RO |
0x0 |
||
|
26 |
FUSE_DATA_39_RESBOOTEXE |
Resume boot in non-normal boot flows where the boot cannot progress (e.g. when assets are hidden). For example, in forced supply in operational or deployed life cycles, 1st bday/at test (normal) life cycles, etc. |
RO |
0 |
||
|
25 |
FUSE_DATA_39_DISVERB |
Disable Verbose Mode |
RO |
0 |
||
|
24 |
FUSE_DATA_39_RANDDLYEN |
Random Delay Enable: |
RO |
0 |
||
|
23 |
FUSE_DATA_39_ENBOOTWDT |
Enable watchdog timer for protecting boot: |
RO |
0 |
||
|
22:20 |
FUSE_DATA_39_MEMSTCK |
Enable watchdog timer for protecting boot: |
RO |
0x0 |
||
|
19 |
FUSE_DATA_39_DISCANFD |
Disable CAN FD - to eliminate the need to pay royalties |
RO |
0 |
||
|
18:17 |
FUSE_DATA_39_TEMP |
Supported Temperature |
RO |
0x0 |
||
|
16 |
FUSE_DATA_39_DISM33 |
Disable M33 |
RO |
0 |
||
|
15 |
FUSE_DATA_39_DISBLE_M0PLUS |
Disable BLE M0+ (RFC_CPE_CLKEN ) |
RO |
0 |
||
|
14 |
FUSE_DATA_39_DISBLE |
Disable BLE (RFC_MDM_CLKEN) |
RO |
0 |
||
|
13 |
FUSE_DATA_39_DIS6GHZ |
Disable 6GHz |
RO |
0 |
||
|
12 |
FUSE_DATA_39_DIS5GHZ |
Disable 5GHz |
RO |
0 |
||
|
11:10 |
Reserved |
|
RO |
0x0 |
||
|
9:6 |
FUSE_DATA_39_BOOTLVL |
Determine which part of the boot ROM bypass options for risk mitigation |
RO |
0x0 |
||
|
5:3 |
SWCRCEN |
SW CRC check Enable/Disable: |
RO |
0x0 |
||
|
2:0 |
HWCRCEN |
HW CRC check Enable/Disable: |
RO |
0x0 |
||
|
Address offset |
0x0000 20EC |
||
|
Description |
Fuse Line 8. |
||
|
Type |
RO |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
HWCRCVAL |
HW CRC Check for all shifted rows. |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 2100 |
||
|
Description |
Fuse Access Control. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
OCPEN |
OTP FROM , when jtag is 1 the i/f is jtag regardless of ocp_en |
RW |
1 |
||
|
0 |
OCPDIS |
Disconnect FUSE FARM and OTP OCP access, should be configured once as locked on boot done |
RW |
0 |
||
|
Address offset |
0x0000 2104 |
||
|
Description |
CORE Memory Access Control |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
BLEFETCH |
Allow BLE M0+ Fetch From non-owned memory |
RW |
0 |
||
|
1 |
WSOCMCUFET |
Allow M3 Fetch From non-owned memory |
RW |
0 |
||
|
0 |
WLPHYFETCH |
Allow WiFi M0+ Fetch From non-owned memory |
RW |
0 |
||
|
Address offset |
0x0000 2108 |
||
|
Description |
Access Control - Core Global Port Enable |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
ALLOW |
Allow CORE global port. |
RW |
1 |
||
|
Address offset |
0x0000 210C |
||
|
Description |
MEMSS Global Port Access Control. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
ALLOW |
Access is allowed to both M33 & M3 during privilege boot and changed to M3 only (fixed firewall) after boot (controlled by soc_boot_done) |
RW |
0 |
||
|
Address offset |
0x0000 2110 |
||
|
Description |
BLE Fuse Access Control. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MDMOFF |
Disable the BLE MDM clock , should be configured based on fuse pare spin |
RW |
0 |
||
|
0 |
CPEOFF |
This control disable the clk to the CPE clk gate. should be disabled in WIFI only paper spin (based on fuse) |
RW |
0 |
||
|
Address offset |
0x0000 2118 |
||
|
Description |
not in use. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
BIT |
spare bit |
RW |
0 |
||
|
Address offset |
0x0000 211C |
||
|
Description |
ESM4 Configuration- TI DFT Enable Sequence Monitor. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
Reserved |
|
RO |
0x0 0000 |
||
|
11:8 |
TIMEOUTCNT |
This field sets the timeout value. |
RW |
0x1 |
||
|
7:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
ENTIMEOUT |
This field enables timeout mechanism for ESM. |
RW |
1 |
||
|
Address offset |
0x0000 2120 |
||
|
Description |
ESM4 Enable Number 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN1 |
This field is the 1st enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2124 |
||
|
Description |
ESM4 Enable Number 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN2 |
This field is the 2nd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2128 |
||
|
Description |
ESM4 Enable Number 3. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN4 |
This field is the 3rd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 212C |
||
|
Description |
ESM4 Enable Number 4. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN4 |
This field is the 4th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2130 |
||
|
Description |
ESM4 Enable Number 5. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN5 |
This field is the 5th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2140 |
||
|
Description |
This register is locking the CORE related security bits , should be written in boot and on elevated mode exit: |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:17 |
Reserved |
Reserved |
RO |
0x0000 |
||
|
16 |
MEMLOCK |
Locking the configurations on mem prot |
WOnce |
0 |
||
|
15:0 |
Reserved |
Reserved |
RO |
0x0000 |
||
|
Address offset |
0x0000 2144 |
||
|
Description |
WSOC MCU VTOR CONFIGURATION. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:7 |
INIT |
VTOR Init register |
RW |
0x000 0000 |
||
|
6:0 |
Reserved |
Reserved |
RO |
0x00 |
||
|
Address offset |
0x0000 2148 |
||
|
Description |
MCU ROM Jump Disable. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
DIS |
0 - CTX icode bus jumps from 0x0/0x04 to vtor/vtor+4. |
RW |
0 |
||
|
Address offset |
0x0000 214C |
||
|
Description |
Execution RAM (CRAM) - Threshold register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:16 |
Reserved |
|
RO |
0x0000 |
||
|
15:7 |
WRTH |
Below this CRAM Threshold register - Fetch/read only after 'mem_cram_write_disable_pulse'. |
RW |
0x000 |
||
|
6:0 |
Reserved |
|
RO |
0x00 |
||
|
Address offset |
0x0000 2150 |
||
|
Description |
Execution RAM (CRAM) - Protect from write |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
WRDIS |
Write Once MMR protection - Do not allow writing to CRAM (below a threshold) after this MMR is set. |
WO |
0 |
||
|
Address offset |
0x0000 2154 |
||
|
Description |
Data RAM (DRAM) - Threshold register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:15 |
Reserved |
|
RO |
0x0 0000 |
||
|
14:7 |
FETCHTH |
Below this DRAM Threshold register - read/write only (never-execute-region) after 'mem_dram_fetch_disable_pulse'. |
RW |
0x00 |
||
|
6:0 |
Reserved |
|
RO |
0x00 |
||
|
Address offset |
0x0000 2158 |
||
|
Description |
Data RAM (DRAM) - Protect from fetch |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0080 |
||
|
0 |
FETCHDIS |
Write Once MMR protection - Do not allow fetching from DRAM (below a threshold) after this MMR is set. |
WO |
0 |
||
|
Address offset |
0x0000 215C |
||
|
Description |
Packet RAM (PRAM) - Protect from fetch |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0080 |
||
|
0 |
FETCHDIS |
Write Once MMR protection - Do not allow fetching from PRAM after this MMR is set. |
WO |
0 |
||
|
Address offset |
0x0000 2160 |
||
|
Description |
Security Strong Pattern. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:24 |
Reserved |
Reserved |
RO |
0x00 |
||
|
23:0 |
PAT |
24 bit pattern from fuse |
RO |
0x00 0000 |
||
|
Address offset |
0x0000 2164 |
||
|
Description |
Unique Device Secret. 31-0 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
31TO0 |
bits 31-0 |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 2168 |
||
|
Description |
Unique Device Secret. 63-32 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
63TO32 |
Bits 63-32 |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 216C |
||
|
Description |
Unique Device Secret. 95-64 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
95TO64 |
Bits 95-64 |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 2170 |
||
|
Description |
Unique Device Secret. 127-96 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
127TO96 |
Bits 127-96 |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 2174 |
||
|
Description |
SOC_AON Debug Bus. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:19 |
Reserved |
|
RO |
0x0000 |
||
|
18:17 |
SECSEL |
Security Debug Selector. |
RW |
0x0 |
||
|
16:15 |
MUXPSEL |
Debug Mux Port Selector. |
RW |
0x0 |
||
|
14:12 |
AODPSEL |
SOC AOD Port Selector. |
RW |
0x0 |
||
|
11 |
AODSEL |
SOC AOD Upper/Lower Selector. |
RW |
0 |
||
|
10:9 |
ELPUPPSEL |
PRCM ELP Upper Port Selector. |
RW |
0x0 |
||
|
8:7 |
ELPLOPSEL |
PRCM ELP Lower Port Selector. |
RW |
0x0 |
||
|
6:5 |
ELPLOSEL |
PRCM ELP Lower Byte Selector. |
RW |
0x0 |
||
|
4:3 |
ELPUPSEL |
PRCM ELP Upper Byte Selector. |
RW |
0x1 |
||
|
2 |
OCLASEL |
OCLA bus upper/lower selector. |
RW |
0 |
||
|
1:0 |
IOCLKSEL |
selects the clock source for iomux debug clk |
RW |
0x0 |
||
|
Address offset |
0x0000 217C |
||
|
Description |
DEBUGSS JTAG User Code. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
JTAGUSER |
This 32 bit register can be read through JTAG , and reflected on CFG-AP |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 2180 |
||
|
Description |
Execution RAM (CRAM) - Threshold register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:24 |
Reserved |
|
RO |
0x00 |
||
|
23:20 |
HIACCESS |
Define the CPE (BLE CM0+) most high address space access allowed (should be configured according to MEM-SS mode). |
RW |
0x3 |
||
|
19 |
Reserved |
|
RO |
0 |
||
|
18:15 |
GENERAL |
Bit 0 is force clk en for all BLE sub clocks . this is enabled on default for safety reasons on boot. |
RW |
0x3 |
||
|
14:7 |
FETCHTH |
Above this BLE CPE Threshold register - read/write only (never-execute-region) after 'mem_dram_fetch_disable_pulse'. |
RW |
0x00 |
||
|
6:4 |
Reserved |
|
RO |
0x0 |
||
|
3:1 |
RFCMODE |
RFC Confidential Mode. |
RW |
0x0 |
||
|
0 |
RFCOVR |
RFC Confidential Over. |
RW |
1 |
||
|
Address offset |
0x0000 2184 |
||
|
Description |
CPE Data RAM (DRAM) - Protect from fetch |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0080 |
||
|
0 |
FETCHDIS |
Write Once MMR protection - Do not allow fetching from DRAM (above a threshold) after this MMR is set. |
WO |
0 |
||
|
Address offset |
0x0000 2188 |
||
|
Description |
Security Fuse Shift CRC |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
CRCCALC |
Calc CRC result of fuse chain - this include the CRC result crunching a s well, so expected / correct result would be 0. |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 218C |
||
|
Description |
Security Hide Rom Assets. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
UNHIDE |
ROM assets is Hidden in case ATTEST or Error or if SOP=FS. |
WO |
0 |
||
|
0 |
HIDEASSETS |
ROM assets is Hidden in case ATTEST or Error or if SOP=FS. |
WO |
0 |
||
|
Address offset |
0x0000 2190 |
||
|
Description |
Security Hide UDS Assets. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
HIDEASSETS |
UDS is Hidden in case ATTEST or Error or.. |
WO |
0 |
||
|
Address offset |
0x0000 2198 |
||
|
Description |
WLPHY RAM memory protection - Threshold register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:15 |
Reserved |
|
RO |
0x0 0000 |
||
|
14:7 |
FETCHTH |
Above this WLPHY Threshold register - read/write only (never-execute-region) after 'mem_wlphy_fetch_disable_pulse'. |
RW |
0x00 |
||
|
6:0 |
Reserved |
|
RO |
0x00 |
||
|
Address offset |
0x0000 219C |
||
|
Description |
WLPHY RAM - Protect from fetch |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0080 |
||
|
0 |
FETCHDIS |
Write Once MMR protection - Do not allow fetching from WLPHY RAM (above a threshold) after this MMR is set. |
WO |
0 |
||
|
Address offset |
0x0000 21A0 |
||
|
Description |
ESMs Graceful Disable. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0080 |
||
|
0 |
DIS |
Setting this bit - moving all ESM's from IDLE state to disabled state and cannot be configured until the next AON reset. |
WO |
0 |
||
|
Address offset |
0x0000 21A4 |
||
|
Description |
Spare bits , locked on boot |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
2 |
BF02 |
Spare2 locked on boot done |
RW |
0 |
||
|
1 |
BF01 |
Spare1 locked on boot done |
RW |
0 |
||
|
0 |
BF00 |
Spare0 locked on boot done |
RW |
0 |
||
|
Address offset |
0x0000 21A8 |
||
|
Description |
Top Debug Selectors. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31 |
TPSEL |
TP1/TP2 Selector. |
RW |
0 |
||
|
30:29 |
Reserved |
|
RO |
0x0 |
||
|
28:24 |
P1SEL |
Port Set 1 - IP Selector. |
RW |
0x00 |
||
|
23:21 |
Reserved |
|
RO |
0x0 |
||
|
20:16 |
P2SEL |
Port Set 2 - IP Selector. |
RW |
0x00 |
||
|
15:13 |
Reserved |
|
RO |
0x0 |
||
|
12:8 |
P1SUB |
Port Set 1 - Submodule Selector. |
RW |
0x00 |
||
|
7:5 |
Reserved |
|
RO |
0x0 |
||
|
4:0 |
P2SUB |
Port Set 2 - Submodule Selector. |
RW |
0x00 |
||
|
Address offset |
0x0000 2370 |
||
|
Description |
Doorbell 0 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 2374 |
||
|
Description |
Doorbell 0 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
IRQ |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 2378 |
||
|
Description |
Doorbell 0 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 237C |
||
|
Description |
Doorbell 1 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 2380 |
||
|
Description |
Doorbell 1 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 2384 |
||
|
Description |
Doorbell 1 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 2388 |
||
|
Description |
Doorbell 2 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 238C |
||
|
Description |
Doorbell 2 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 2390 |
||
|
Description |
Doorbell 2 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 2394 |
||
|
Description |
Doorbell 3 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 2398 |
||
|
Description |
Doorbell 3 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 239C |
||
|
Description |
Doorbell 3 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 23A0 |
||
|
Description |
Doorbell 4 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 23A4 |
||
|
Description |
Doorbell 4 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 23A8 |
||
|
Description |
Doorbell 4 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 23AC |
||
|
Description |
Doorbell 5 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 23B0 |
||
|
Description |
Doorbell 5 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 23B4 |
||
|
Description |
Doorbell 5 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 23B8 |
||
|
Description |
Doorbell 6 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 23BC |
||
|
Description |
Doorbell 6 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 23C0 |
||
|
Description |
Doorbell 6 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 23C4 |
||
|
Description |
Doorbell 7 M3 Clear Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLR |
M3 to clear the IRQ after handled the massage from M33. |
WO |
0 |
||
|
Address offset |
0x0000 23C8 |
||
|
Description |
Doorbell 7 M3 Set Register |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
SET |
M3 to generate IRQ towards M33 after writing the message. |
WO |
0 |
||
|
Address offset |
0x0000 23CC |
||
|
Description |
Doorbell 7 M3 Lock Bit |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1:0 |
LOCKBIT |
Lock Bit. |
RW |
0x0 |
||
|
Address offset |
0x0000 23D0 |
||
|
Description |
M3 GPIO Event Status. 32 LSBs |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
STA31TO0 |
32 LSBs |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 23D4 |
||
|
Description |
M3 GPIO Event Status. 13 MSBs |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
STA44TO32 |
13 MSBs (44-32) |
RO |
0x0000 |
||
|
Address offset |
0x0000 23E8 |
||
|
Description |
Fuse Lock. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
OCPDIS |
Locking the FUSE FARM OCP Reg File |
WOnce |
0 |
||
|
Address offset |
0x0000 23EC |
||
|
Description |
ROM Boot Done. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
DONE |
Hiding the ROM at ROM Boot |
WOnce |
0 |
||
|
Address offset |
0x0000 23FC |
||
|
Description |
SOC Boot Done. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
MEM_SOCBOOT_WROPT |
locking the access to SOC security configurations |
RW |
0 |
||
|
Address offset |
0x0000 2400 |
||
|
Description |
Elevated Mode Done. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
MEM_ELEVATED_WROPT |
nd of elevated mode (M3 Boot ROM + M3 Core Boot) |
WOnce |
0 |
||
|
Address offset |
0x0000 2408 |
||
|
Description |
M3 TCM Access. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
ACCESSDIS |
M3 TCM Access Disable. |
RW |
0 |
||
|
Address offset |
0x0000 240C |
||
|
Description |
HSM Configurations. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:6 |
Reserved |
|
RO |
0x000 0000 |
||
|
5 |
HIDEASSETS |
HSM Assets Hide. |
RW |
0 |
||
|
4 |
FIREWALL |
HSM Firewall Mode. |
RW |
0 |
||
|
3 |
DMAGATEWAY |
DMA Gateway Mode. |
RW |
0 |
||
|
2 |
WMSELFDIS |
HSM Warmboot Post Disable. |
RW |
1 |
||
|
1 |
SELFDIS |
Disable self test & crc check on hsm reset exit, possible only is fips not supported: |
RW |
1 |
||
|
0 |
FIPS |
Indication if hsm FIPS support: |
RW |
0 |
||
|
Address offset |
0x0000 2410 |
||
|
Description |
ESM4 Configuration- Customer HSM Debug Enable Sequence Monitor. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
Reserved |
|
RO |
0x0 0000 |
||
|
11:8 |
TIMEOUTCNT |
This field sets the timeout value. |
RW |
0x1 |
||
|
7:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
ENTIMEOUT |
This field enables timeout mechanism for ESM. |
RW |
1 |
||
|
Address offset |
0x0000 2414 |
||
|
Description |
ESM5 Enable Number 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN1 |
This field is the 1st enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2418 |
||
|
Description |
ESM5 Enable Number 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN2 |
This field is the 2nd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 241C |
||
|
Description |
ESM5 Enable Number 3. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN3 |
This field is the 3rd enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2420 |
||
|
Description |
ESM5 Enable Number 4. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN1 |
This field is the 4th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2424 |
||
|
Description |
ESM5 Enable Number 5. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
EN5 |
This field is the 5th enable for the ESM. |
WO |
0 |
||
|
Address offset |
0x0000 2428 |
||
|
Description |
ESM1 1st Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 1st magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 242C |
||
|
Description |
ESM2 1st Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 1st magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 2430 |
||
|
Description |
ESM3 1st Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 1st magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 2434 |
||
|
Description |
ESM4 1st Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 1st magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 2438 |
||
|
Description |
ESM5 1st Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 1st magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 2450 |
||
|
Description |
M3 Doorbell IMASK. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
IMASK |
bit7 - doorbell 7 M3 IRQ |
RW |
0x00 |
||
|
Address offset |
0x0000 2454 |
||
|
Description |
M3 Doorbell ISET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
ISET |
bit7 - doorbell 7 M3 IRQ |
WO |
0x00 |
||
|
Address offset |
0x0000 2458 |
||
|
Description |
M3 Doorbell ICLR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
ICLR |
bit7 - doorbell 7 M3 IRQ |
WO |
0x00 |
||
|
Address offset |
0x0000 245C |
||
|
Description |
M3 Doorbell IMSET. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
IMSET |
bit7 - doorbell 7 M3 IRQ |
WO |
0x00 |
||
|
Address offset |
0x0000 2460 |
||
|
Description |
M3 Doorbell IMCLR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
IMCLR |
bit7 - doorbell 7 M3 IRQ |
WO |
0x00 |
||
|
Address offset |
0x0000 2464 |
||
|
Description |
M3 Doorbell RIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
RIS |
bit7 - doorbell 7 M3 IRQ |
RO |
0x00 |
||
|
Address offset |
0x0000 2468 |
||
|
Description |
M3 Doorbell MIS. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MIS |
bit7 - doorbell 7 M3 IRQ |
RO |
0x00 |
||
|
Address offset |
0x0000 2680 |
||
|
Description |
M33 cortex system reset request |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
SYSRSTREQ |
M33 cortex system reset request. Level register. |
RW |
0 |
||
|
Address offset |
0x0000 2684 |
||
|
Description |
SOC Firewall Bypass |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
BYPASS |
SOC Firewall Bypass |
RW |
1 |
||
|
Address offset |
0x0000 2688 |
||
|
Description |
COEX firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 268C |
||
|
Description |
PRCM CORE + M3 Scratchpad firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 2690 |
||
|
Description |
FUSE FARM firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 2694 |
||
|
Description |
GPADC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 2698 |
||
|
Description |
DEBUGSS firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 269C |
||
|
Description |
SOC_AON_M3 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 26A0 |
||
|
Description |
OCLA firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 26A4 |
||
|
Description |
WSOC_IC firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 26A8 |
||
|
Description |
SOC_AAON_M3 firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 26AC |
||
|
Description |
XIP_CFG firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 26B0 |
||
|
Description |
OTFE_BOOT_LOCK firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 26B4 |
||
|
Description |
OTFDE_NON_LOCK firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 2808 |
||
|
Description |
CORE_AON firewall access permission |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
CORENS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
M33S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
M33NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 287C |
||
|
Description |
Spare firewall access register. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
|
RO |
0x0000 0000 |
||
|
2 |
MEM_SPARE0_1_ACCESS_REG_CORE_NS |
Controller Core Non Secured: |
RW |
0 |
||
|
1 |
MEM_SPARE0_1_ACCESS_REG_M33_S |
Controller M33 Secured: |
RW |
0 |
||
|
0 |
MEM_SPARE0_1_ACCESS_REG_M33_NS |
Controller M33 None Secured: |
RW |
0 |
||
|
Address offset |
0x0000 2898 |
||
|
Description |
Boot Status. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
BOOTSTA |
Boot Status. |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 289C |
||
|
Description |
LifeCycle Config. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
DEVPARAMS |
Bits 7:0 - Fixed lifecycle taken from HW (SW_LIFECYCLE, HW_LIFECYCLE) |
RW |
0x00 0000 |
||
|
7:0 |
Reserved |
Reserved |
RO |
0x00 |
||
|
Address offset |
0x0000 28A0 |
||
|
Description |
status register , for each of the ESM (enable sequence monitor) what is the current state of esm. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ESM1STA |
5 states: |
RO |
0x0 |
||
|
Address offset |
0x0000 28A4 |
||
|
Description |
status register , for each of the ESM (enable sequence monitor) what is the current state of esm. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ESM2STA |
5 states: |
RO |
0x0 |
||
|
Address offset |
0x0000 28A8 |
||
|
Description |
ESM1 1st magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFLT |
ESM 1st magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 1st magic val match |
RO |
0 |
||
|
Address offset |
0x0000 28AC |
||
|
Description |
ESM2 1st magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFLT |
ESM 1st magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 1st magic val match |
RO |
0 |
||
|
Address offset |
0x0000 28B0 |
||
|
Description |
ESM3 1st magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFLT |
ESM 1st magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 1st magic val match |
RO |
0 |
||
|
Address offset |
0x0000 28B4 |
||
|
Description |
ESM4 1st magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFAULT |
ESM 1st magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 1st magic val match |
RO |
0 |
||
|
Address offset |
0x0000 28B8 |
||
|
Description |
ESM5 1st magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFLT |
ESM 1st magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 1st magic val match |
RO |
0 |
||
|
Address offset |
0x0000 2908 |
||
|
Description |
Enable Security Group SERROR. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
MEM_SECGSERR |
Enable secgroup serror. |
RW |
0 |
||
|
Address offset |
0x0000 290C |
||
|
Description |
Erase Assets DRAM. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0080 |
||
|
0 |
ERASEASST |
Enable the automatic erase of the assets area of DRAM (8K) upon core reset exit. This action erase 8k in 25.6us |
RW |
0 |
||
|
Address offset |
0x0000 2910 |
||
|
Description |
Conn Stop Control By M33. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0080 |
||
|
0 |
MEM_CONNSTPCTL_WROPT |
'1' - Switch control of con_stop from HW (default con start) to M33 (default con stop) |
WOnce |
0 |
||
|
Address offset |
0x0000 2914 |
||
|
Description |
TI ESMs STATUS (3,4,5) |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:18 |
Reserved |
|
RO |
0x0000 |
||
|
17 |
ESM5VIO |
ESM 5 Violated. |
RO |
0 |
||
|
16 |
ESM5DONE |
ESM 5Done. |
RO |
0 |
||
|
15:10 |
Reserved |
|
RO |
0x00 |
||
|
9 |
ESM4VIO |
ESM 4 Violated. |
RO |
0 |
||
|
8 |
ESM4DONE |
ESM 4 Done. |
RO |
0 |
||
|
7:2 |
Reserved |
|
RO |
0x00 |
||
|
1 |
ESM3VIO |
ESM 3 Violated. |
RO |
0 |
||
|
0 |
ESM3DONE |
ESM 3 Done. |
RO |
0 |
||
|
Address offset |
0x0000 2918 |
||
|
Description |
M3 GPIO Functional MIS. 32 LSBs |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
31TO0 |
M3 GPIO Functional MIS. 32 LSBs |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 291C |
||
|
Description |
M3 GPIO Functional MIS. 13 MSBs (44-32) |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
44TO32 |
M3 GPIO Functional MIS. 13 MSBs (44-32) |
RO |
0x0000 |
||
|
Address offset |
0x0000 2920 |
||
|
Description |
M3 GPIO Functional Mask |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
MASK31TO0 |
M3 GPIO Functional Mask. 32 LSBs |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 2924 |
||
|
Description |
M3 GPIO Functional Mask |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
MASK44TO32 |
M3 GPIO Functional Mask. 13 MSBs (44-32) |
RW |
0x0000 |
||
|
Address offset |
0x0000 2928 |
||
|
Description |
Debug Bus Out Select. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
Reserved |
|
RO |
0x0 0000 |
||
|
11:9 |
AODTP2SEL |
AOD to OCLA TP2 Select. |
RW |
0x0 |
||
|
8:6 |
AODTP1SEL |
AOD to OCLA TP1 select. |
RW |
0x0 |
||
|
5:3 |
MUXPSEL_MSB |
Debug mux port select MSB: |
RW |
0x1 |
||
|
2:0 |
MUXPSEL_LSB |
Debug mux port select LSB: |
RW |
0x0 |
||
|
Address offset |
0x0000 292C |
||
|
Description |
M33 CPUWAIT. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
EXIT |
locking HOSTMCU CPUWAIT |
WOnce |
0 |
||
|
Address offset |
0x0000 2930 |
||
|
Description |
spare reg for m3 aperture. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
MEM_SPARE60 |
M3 spare register |
RW |
0x0 |
||
|
Address offset |
0x0000 2934 |
||
|
Description |
Security AON Status. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:26 |
Reserved |
|
RO |
0x00 |
||
|
25 |
ELEVMODE |
Device Elevated Mode. |
RO |
0 |
||
|
24 |
ROMASSETS |
Hide Rom Assets, |
RO |
0 |
||
|
23 |
BOOTROM |
Hide Boot ROM. |
RO |
0 |
||
|
22 |
LCSTRONG |
Device LifeCycle Strong Pattern Valid. |
RO |
0 |
||
|
21 |
CRCIGNORE |
PRCM Ignore Fuse CRC Check. |
RO |
0 |
||
|
20 |
CRCPASSED |
Fuse CRC Check Passed. |
RO |
0 |
||
|
19 |
LCPATMATCH |
Pattern Match LyfeCycle. |
RO |
0 |
||
|
18 |
COREEN |
Core Enable, |
RO |
0 |
||
|
17 |
LCVALID |
Device LifeCycle Valid. |
RO |
0 |
||
|
16 |
EFCLDDONE |
EFC Autoload Done. |
RO |
0 |
||
|
15:11 |
EFCERR |
EFC Error. |
RO |
0x00 |
||
|
10 |
Reserved |
|
RO |
0 |
||
|
9:8 |
PRCMSOP |
PRCM SOP: |
RO |
0x0 |
||
|
7:5 |
HWCRCEN |
HW CRC Enable. |
RO |
0x0 |
||
|
4 |
SECBYPASS |
Security Bypass. |
RO |
0 |
||
|
3 |
Reserved |
|
RO |
0 |
||
|
2 |
DEVATTEST |
Device At test. |
RO |
0 |
||
|
1 |
UDSRDEN |
UDS Read Enable. |
RO |
0 |
||
|
0 |
HIDEASST |
Hide assets. |
RO |
0 |
||
|
Address offset |
0x0000 2938 |
||
|
Description |
ESM3 2nd Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 2nd magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 293C |
||
|
Description |
ESM4 2nd Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 2nd magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 2940 |
||
|
Description |
ESM5 2nd Magic Value. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:8 |
Reserved |
|
RO |
0x00 0000 |
||
|
7:0 |
MGCVAL |
ESM 2nd magic value |
RW |
0x00 |
||
|
Address offset |
0x0000 2944 |
||
|
Description |
ESM3 Status. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ESM3STA |
5 states: |
RO |
0x0 |
||
|
Address offset |
0x0000 2948 |
||
|
Description |
ESM4 Status. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ESM4STA |
5 states: |
RO |
0x0 |
||
|
Address offset |
0x0000 294C |
||
|
Description |
ESM5 Status. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
ESM5STA |
5 states: |
RO |
0x0 |
||
|
Address offset |
0x0000 2950 |
||
|
Description |
ESM3 2nd magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFLT |
ESM 2nd magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 2nd magic val match |
RO |
0 |
||
|
Address offset |
0x0000 2954 |
||
|
Description |
ESM4 2nd magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFLT |
ESM 2nd magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 2nd magic val match |
RO |
0 |
||
|
Address offset |
0x0000 2958 |
||
|
Description |
ESM5 2nd magic value match indication. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
MGCVFLT |
ESM 2nd magic val fault ( note: indicates fault before a write to the magic val register) |
RO |
0 |
||
|
0 |
MGCVDONE |
ESM 2nd magic val match |
RO |
0 |
||
|
Address offset |
0x0000 295C |
||
|
Description |
This register contains information on Device Life Cycles ad follow: |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
Reserved |
|
RO |
0x0 0000 |
||
|
11:8 |
LIFECYCLE_SW_MANAGED |
OSPREY SW device lifecycle |
RO |
0x0 |
||
|
7:4 |
Reserved |
|
RO |
0x0 |
||
|
3:0 |
LIFECYCLE |
OSPREY device lifecycle |
RO |
0x0 |
||
|
Address offset |
0x0000 2960 |
||
|
Description |
DRMAST |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
ERASE_DRMAST_DONE |
ERASE_DRMAST_DONE |
RO |
0 |
||
|
Address offset |
0x0000 2964 |
||
|
Description |
FLASH MASK |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
FLASHMASKOV |
FLASH_MASK_OVERRIDE |
RW |
1 |
||
|
Address offset |
0x0000 2968 |
||
|
Description |
WSOC ROM Unhide. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
UNHIDE |
Hiding the ROM |
WOnce |
X |
||