This section provides information on the CORE_AON Module Instance within this product. Each of the registers within the Module Instance is described separately below.
CORE AON REGISTERS
|
Register Name |
Type |
Register Width (Bits) |
Register Reset |
Address Offset |
|
RW |
32 |
0x0000 0000 |
0x0000 0004 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0008 |
|
|
RW |
32 |
0x0000 0012 |
0x0000 0014 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0018 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 001C |
|
|
RW |
32 |
0x0000 0001 |
0x0000 0024 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 002C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0034 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0038 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0040 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0054 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0058 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 005C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 006C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0074 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 009C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00A0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00A4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00A8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00AC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00B0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00D8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00DC |
|
|
RW |
32 |
0x0000 0004 |
0x0000 00E0 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00E4 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00E8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00EC |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00F8 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 00FC |
|
Address offset |
0x0000 0004 |
||
|
Description |
INIT |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:7 |
Reserved |
Reserved |
RO |
0x000 0000 |
||
|
6:4 |
TPDESCRF |
TYPE DESCRF |
RW |
0x0 |
||
|
3:1 |
Reserved |
Reserved |
RO |
0x0 |
||
|
0 |
DISMMU |
DISABLE MMU |
RW |
0 |
||
|
Address offset |
0x0000 0008 |
||
|
Description |
WUC SKIP |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0000 |
||
|
1 |
PDVLD |
POWER DOMAIN VALID |
RW |
0 |
||
|
0 |
PRCMVLD |
PRCM VLD |
RW |
0 |
||
|
Address offset |
0x0000 0014 |
||
|
Description |
CPU WAIT |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:2 |
Reserved |
|
RO |
0x0000 0004 |
||
|
1 |
OVSEL |
OVERRIDE SELECTOR |
RW |
1 |
||
|
0 |
M3 |
M3 |
RW |
0 |
||
|
Address offset |
0x0000 0018 |
||
|
Description |
CORE MEDIUM BUSY CONTROL |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
Reserved |
RO |
0x00 0000 |
||
|
8 |
OVVAL |
OVERRIDE VALUE |
RW |
0 |
||
|
7:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
OVEN |
OVERRIDE ENABLE |
RW |
0 |
||
|
Address offset |
0x0000 001C |
||
|
Description |
CONFIG WAKE UP TYPE |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:25 |
Reserved |
|
RO |
0x00 |
||
|
24:0 |
VAL |
VALUE |
RW |
0x000 0000 |
||
|
Address offset |
0x0000 0024 |
||
|
Description |
CONFIG WICSENSE |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:25 |
Reserved |
|
RO |
0x00 |
||
|
24:0 |
VAL |
VALUE |
RW |
0x000 0001 |
||
|
Address offset |
0x0000 002C |
||
|
Description |
CONFIG TIMER WAKEUP |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31 |
EN |
ENABLE |
RW |
0 |
||
|
30:0 |
THR |
THRESHOLD |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 0034 |
||
|
Description |
CONFIG WATCHDOG TIMER |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31 |
EN |
ENABLE |
RW |
0 |
||
|
30:8 |
THR |
THRESHOLD |
RW |
0x00 0000 |
||
|
7:0 |
Reserved |
|
RO |
0x00 |
||
|
Address offset |
0x0000 0038 |
||
|
Description |
WAKEUP REQUEST |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:25 |
Reserved |
|
RO |
0x00 |
||
|
24:0 |
EVTVAL |
EVENT VALUE |
RO |
0x000 0000 |
||
|
Address offset |
0x0000 0040 |
||
|
Description |
CONFIG SHORT SLEEP |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
CLKREQ |
CLOCK REQUEST |
RW |
0 |
||
|
Address offset |
0x0000 0054 |
||
|
Description |
FAST CLOCK FROM ARM CMD |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:16 |
Reserved |
Reserved |
RO |
0x0000 |
||
|
15:0 |
FCLKARMCMD |
VALUE |
RO |
0x0000 |
||
|
Address offset |
0x0000 0058 |
||
|
Description |
SLEEP TIME SLOW |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
SLPTIMSL_CLK_RDCL |
CLOCK |
RO |
0x0000 0000 |
||
|
Address offset |
0x0000 005C |
||
|
Description |
TIMER ENABLE |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:17 |
Reserved |
Reserved |
RO |
0x0000 |
||
|
16 |
TMRLD |
TIMER LOAD |
WO |
0 |
||
|
15:4 |
Reserved |
Reserved |
RO |
0x000 |
||
|
3 |
TMRRST |
TIMER RESET |
RW |
0 |
||
|
2 |
TMRSET |
TIMER SET |
RW |
0 |
||
|
1 |
TMRSWCTL |
TIMER SOFTWARE CONTROL |
RW |
0 |
||
|
0 |
TMREN |
VALUE |
RO |
0 |
||
|
Address offset |
0x0000 006C |
||
|
Description |
COEX ANTENNA CONTROL SELECT OVERRIDE |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:12 |
Reserved |
Reserved |
RO |
0x0 0000 |
||
|
11:8 |
MEM_CATLSELOV_VAL |
VALUE |
RW |
0x0 |
||
|
7:1 |
Reserved |
|
RO |
0x00 |
||
|
0 |
MEM_CATLSELOV_EN |
ENABLE |
RW |
0 |
||
|
Address offset |
0x0000 0074 |
||
|
Description |
SLEEP TIME FAST |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:11 |
Reserved |
|
RO |
0x00 0000 |
||
|
10:0 |
SLPTIMFAST_CLK |
CLOCK |
RO |
0x000 |
||
|
Address offset |
0x0000 009C |
||
|
Description |
GPIO WAKEUP AND LOGIC IRQ |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
0T31BM |
0 TO 31 BITMASK |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 00A0 |
||
|
Description |
GPIO WAKEUP OR LOGIC IRQ |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
0T31BM |
0 TO 31 BITMASK |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 00A4 |
||
|
Description |
GPIO WAKEUP AND LOGIC IRQ 1 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
32T44BM |
32 TO 44 BITMASK |
RW |
0x0000 |
||
|
Address offset |
0x0000 00A8 |
||
|
Description |
GPIO WAKEUP OR LOGIC IRQ 1 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
|
RO |
0x0 0000 |
||
|
12:0 |
32T44BM |
32 TO 44 BITMASK |
RW |
0x0000 |
||
|
Address offset |
0x0000 00AC |
||
|
Description |
TIMER WAKEUP REQUEST |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
TMRWUREQ_WRCL |
CLEAR |
WO |
0 |
||
|
Address offset |
0x0000 00B0 |
||
|
Description |
WATCHDOG TIMER REQUEST |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
WDTREQ_WRCL |
CLEAR |
WO |
0 |
||
|
Address offset |
0x0000 00D8 |
||
|
Description |
FORCE CORE |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
|
RO |
0x0000 0000 |
||
|
0 |
MEM_FRCCR |
ON |
RW |
0 |
||
|
Address offset |
0x0000 00DC |
||
|
Description |
CORE ICG |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
Reserved |
RO |
0x0 0000 |
||
|
12 |
MEM_CRICG_OVR_VAL |
OVERRIDE VALUE |
RW |
0 |
||
|
11 |
MEM_CRICG_OVR_EN |
OVERRIDE ENABLE |
RW |
0 |
||
|
10:8 |
MEM_CRICG_SET_THRESH |
SET THRESHOLD |
RW |
0x0 |
||
|
7:3 |
Reserved |
Reserved |
RO |
0x00 |
||
|
2:0 |
MEM_CRICG_CLR_THRESH |
CLEAR THRESHOLD |
RW |
0x0 |
||
|
Address offset |
0x0000 00E0 |
||
|
Description |
CORE WUC |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:3 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
2:0 |
STA |
STATE |
RO |
0x4 |
||
|
Address offset |
0x0000 00E4 |
||
|
Description |
NAB HOST IRQ CONFIG |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:1 |
Reserved |
Reserved |
RO |
0x0000 0000 |
||
|
0 |
POL |
POLARITY |
RW |
0 |
||
|
Address offset |
0x0000 00E8 |
||
|
Description |
GPIO TO PAD 0 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
VAL |
VALUE |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 00EC |
||
|
Description |
GPIO TO PAD 1 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:24 |
SRC |
SOURCE |
RW |
0x00 |
||
|
23:13 |
Reserved |
Reserved |
RO |
0x000 |
||
|
12:0 |
VAL |
VALUE |
RW |
0x0000 |
||
|
Address offset |
0x0000 00F8 |
||
|
Description |
GPIO OUT ENABLE CONFIG 0 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
VAL |
VALUE |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 00FC |
||
|
Description |
GPIO OUT ENABLE CONFIG 1 |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:13 |
Reserved |
Reserved |
RO |
0x0 0000 |
||
|
12:0 |
VAL |
VALUE |
RW |
0x0000 |
||