This section provides information on the SOC_IC Module Instance within this product. Each of the registers within the Module Instance is described separately below.
|
Register Name |
Type |
Register Width (Bits) |
Register Reset |
Address Offset |
|
RW |
32 |
0x16A6 CCD1 |
0x0000 0000 |
|
|
RW |
32 |
0x1C46 468B |
0x0000 0004 |
|
|
RW |
32 |
0x1176 AB19 |
0x0000 0008 |
|
|
RW |
32 |
0x2C86 2B1C |
0x0000 000C |
|
|
RW |
32 |
0x0000 001A |
0x0000 0010 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0014 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0018 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 001C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0020 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0024 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0028 |
|
|
RW |
32 |
0x0000 0000 |
0x0000 002C |
|
|
RW |
32 |
0x0000 0000 |
0x0000 0030 |
|
|
RW |
32 |
0x0001 0084 |
0x0000 0034 |
|
|
RW |
32 |
0x0001 0088 |
0x0000 0038 |
|
Address offset |
0x0000 0000 |
||
|
Description |
SOC Interconnect priority registers. Define the priority in which master will be arbitered toward each slave. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:30 |
Reserved |
|
RO |
0x0 |
||
|
29:27 |
HMCUI2S |
|
RW |
0x2 |
||
|
26:24 |
HMCUDMAWR |
|
RW |
0x6 |
||
|
23:21 |
HMCUDMARD |
|
RW |
0x5 |
||
|
20:18 |
HMCUWSOCIC |
|
RW |
0x1 |
||
|
17:15 |
L3HSM |
|
RW |
0x5 |
||
|
14:12 |
L3I2S |
|
RW |
0x4 |
||
|
11:9 |
L3HMCU |
|
RW |
0x6 |
||
|
8:6 |
L3DMAWR |
|
RW |
0x3 |
||
|
5:3 |
L3DMARD |
|
RW |
0x2 |
||
|
2:0 |
L3WSOCIC |
|
RW |
0x1 |
||
|
Address offset |
0x0000 0004 |
||
|
Description |
SOC Interconnect priority registers. Define the priority in which master will be arbitered toward each slave. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:30 |
Reserved |
|
RO |
0x0 |
||
|
29:27 |
COREHSM |
|
RW |
0x3 |
||
|
26:24 |
COREHMCU |
|
RW |
0x4 |
||
|
23:21 |
COREDMAWR |
|
RW |
0x2 |
||
|
20:18 |
COREDMARD |
|
RW |
0x1 |
||
|
17:15 |
SPHSM |
|
RW |
0x4 |
||
|
14:12 |
SPHMCU |
|
RW |
0x4 |
||
|
11:9 |
SPDMAWR |
|
RW |
0x3 |
||
|
8:6 |
SPDMARD |
|
RW |
0x2 |
||
|
5:3 |
SPWSOCIC |
|
RW |
0x1 |
||
|
2:0 |
HMCUHSM |
|
RW |
0x3 |
||
|
Address offset |
0x0000 0008 |
||
|
Description |
SOC Interconnect priority registers. Define the priority in which master will be arbitered toward each slave. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:30 |
Reserved |
|
RO |
0x0 |
||
|
29:27 |
HSMDMAWR |
|
RW |
0x2 |
||
|
26:24 |
HSMDMARD |
|
RW |
0x1 |
||
|
23:21 |
HSMWSOCIC |
|
RW |
0x3 |
||
|
20:19 |
HDMAHSM |
|
RW |
0x2 |
||
|
18:17 |
HDMAHOSTMCU |
|
RW |
0x3 |
||
|
16:15 |
HDMAWSOCIC |
|
RW |
0x1 |
||
|
14:12 |
XIPHSM |
|
RW |
0x2 |
||
|
11:9 |
XIPHMCU |
|
RW |
0x5 |
||
|
8:6 |
XIPDMAWR |
|
RW |
0x4 |
||
|
5:3 |
XIPDMARD |
|
RW |
0x3 |
||
|
2:0 |
XIPWSOCIC |
|
RW |
0x1 |
||
|
Address offset |
0x0000 000C |
||
|
Description |
SOC Interconnect priority registers. Define the priority in which master will be arbitered toward each slave. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:30 |
Reserved |
|
RO |
0x0 |
||
|
29:27 |
CAONDMAWR |
|
RW |
0x5 |
||
|
26:24 |
CAONDMARD |
|
RW |
0x4 |
||
|
23:21 |
CAONHMCU |
|
RW |
0x4 |
||
|
20:18 |
CAONWSOCIC |
|
RW |
0x1 |
||
|
17:15 |
HMCUHMCU |
|
RW |
0x4 |
||
|
14:12 |
A2NHSM |
|
RW |
0x2 |
||
|
11:9 |
A2NHMCU |
|
RW |
0x5 |
||
|
8:6 |
A2NDMAWR |
|
RW |
0x4 |
||
|
5:3 |
A2NDMARD |
|
RW |
0x3 |
||
|
2:0 |
HSMHMCU |
|
RW |
0x4 |
||
|
Address offset |
0x0000 0010 |
||
|
Description |
SOC Interconnect priority registers. Define the priority in which master will be arbitered toward each slave. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:6 |
Reserved |
|
RO |
0x000 0000 |
||
|
5:3 |
CAONHSM |
|
RW |
0x3 |
||
|
2:0 |
CAONI2S |
|
RW |
0x2 |
||
|
Address offset |
0x0000 0014 |
||
|
Description |
OCP Slave serror and Time-out Status 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
STA1 |
status bits when ocp slave response with serror |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 0018 |
||
|
Description |
OCP Slave serror and Time-out Status 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:10 |
Reserved |
|
RO |
0x00 0000 |
||
|
9:0 |
STA2 |
status bits when ocp slave response with serror or timeout: |
RW |
0x000 |
||
|
Address offset |
0x0000 001C |
||
|
Description |
Address Watch Configuration 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:4 |
Reserved |
|
RO |
0x000 0000 |
||
|
3:0 |
SEL |
select which slave port of ocp_ic is checked in address-watch: |
RW |
0x0 |
||
|
Address offset |
0x0000 0020 |
||
|
Description |
Address Watch Configuration 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
LOW |
lower maddr threshold for address-watch |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 0024 |
||
|
Description |
Address Watch Configuration 3. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
HIGH |
upper maddr threshold for address-watch |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 0028 |
||
|
Description |
Address Watch Configuration 4. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:16 |
MSTIDRD |
each bit enables check on MCMD=RD per MASTERID |
RW |
0x0000 |
||
|
15:0 |
MSTIDWR |
each bit enables check on MCMD=WR per MASTERID |
RW |
0x0000 |
||
|
Address offset |
0x0000 002C |
||
|
Description |
Address Watch Status 1. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:0 |
OCP_IC_ADDRSTA1_WROPT |
keep when hit - Clear on Write |
RW |
0x0000 0000 |
||
|
Address offset |
0x0000 0030 |
||
|
Description |
Address Watch Status 2. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:5 |
Reserved |
|
RO |
0x000 0000 |
||
|
4:0 |
OCP_IC_ADDRSTA2_WROPT |
keep when hit - Clear on Write |
RW |
0x00 |
||
|
Address offset |
0x0000 0034 |
||
|
Description |
Time-out Masters Configuration. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:14 |
Reserved |
|
RO |
0x0 0004 |
||
|
13:10 |
SEL |
select master for timeout by masterid. |
RW |
0x0 |
||
|
9 |
Reserved |
|
RO |
0 |
||
|
8:4 |
VAL |
value for timeout for all slaves: |
RW |
0x08 |
||
|
3:0 |
Reserved |
|
RO |
0x4 |
||
|
Address offset |
0x0000 0038 |
||
|
Description |
Time-out Slave Configuration. |
||
|
Type |
RW |
||
|
Bits |
Field Name |
Description |
Type |
Reset |
||
|
31:9 |
Reserved |
|
RO |
0x00 0080 |
||
|
8:4 |
VAL |
value for timeout for all slaves: |
RW |
0x08 |
||
|
3:0 |
Reserved |
|
RO |
0x8 |
||