![]() |
![]() |
|
CC35xxDriverLibrary
|
Go to the source code of this file.
Macros | |
| #define | SDMMC_O_SYSCFG 0x00000110U |
| #define | SDMMC_O_SYSSTA 0x00000114U |
| #define | SDMMC_O_CSRE 0x00000124U |
| #define | SDMMC_O_SYSTEST 0x00000128U |
| #define | SDMMC_O_CON 0x0000012CU |
| #define | SDMMC_O_PWCNT 0x00000130U |
| #define | SDMMC_O_SDMASA 0x00000200U |
| #define | SDMMC_O_BLK 0x00000204U |
| #define | SDMMC_O_ARG 0x00000208U |
| #define | SDMMC_O_CMD 0x0000020CU |
| #define | SDMMC_O_RSP10 0x00000210U |
| #define | SDMMC_O_RSP32 0x00000214U |
| #define | SDMMC_O_RSP54 0x00000218U |
| #define | SDMMC_O_RSP76 0x0000021CU |
| #define | SDMMC_O_DATA 0x00000220U |
| #define | SDMMC_O_PSTATE 0x00000224U |
| #define | SDMMC_O_HCTL 0x00000228U |
| #define | SDMMC_O_SYSCTL 0x0000022CU |
| #define | SDMMC_O_STAT 0x00000230U |
| #define | SDMMC_O_IE 0x00000234U |
| #define | SDMMC_O_ISE 0x00000238U |
| #define | SDMMC_O_AC12 0x0000023CU |
| #define | SDMMC_O_CAPA 0x00000240U |
| #define | SDMMC_O_CURCAPA 0x00000248U |
| #define | SDMMC_O_REV 0x000002FCU |
| #define | SDMMC_O_FE 0x00000250U |
| #define | SDMMC_O_TPSEL 0x00001040U |
| #define | SDMMC_O_DMAMODE 0x00001048U |
| #define | SDMMC_O_DMAIND 0x00001050U |
| #define | SDMMC_O_CLKSEL 0x00001054U |
| #define | SDMMC_O_EVTMODE 0x000010E0U |
| #define | SDMMC_O_DESC 0x000010FCU |
| #define | SDMMC_O_SDMMCSTAT 0x00001100U |
| #define | SDMMC_O_BUFIF 0x00001110U |
| #define | SDMMC_O_CLKCFG 0x00004000U |
| #define | SDMMC_SYSCFG_AUTOIDLE 0x00000001U |
| #define | SDMMC_SYSCFG_AUTOIDLE_M 0x00000001U |
| #define | SDMMC_SYSCFG_AUTOIDLE_S 0U |
| #define | SDMMC_SYSCFG_AUTOIDLE_OFF 0x00000000U |
| #define | SDMMC_SYSCFG_AUTOIDLE_ON 0x00000001U |
| #define | SDMMC_SYSCFG_SOFTRST 0x00000002U |
| #define | SDMMC_SYSCFG_SOFTRST_M 0x00000002U |
| #define | SDMMC_SYSCFG_SOFTRST_S 1U |
| #define | SDMMC_SYSCFG_WUEN 0x00000004U |
| #define | SDMMC_SYSCFG_WUEN_M 0x00000004U |
| #define | SDMMC_SYSCFG_WUEN_S 2U |
| #define | SDMMC_SYSCFG_WUEN_OFF 0x00000000U |
| #define | SDMMC_SYSCFG_WUEN_EN 0x00000004U |
| #define | SDMMC_SYSCFG_SIDLEMODE_W 2U |
| #define | SDMMC_SYSCFG_SIDLEMODE_M 0x00000018U |
| #define | SDMMC_SYSCFG_SIDLEMODE_S 3U |
| #define | SDMMC_SYSCFG_CLKIDLECFG_W 2U |
| #define | SDMMC_SYSCFG_CLKIDLECFG_M 0x00000300U |
| #define | SDMMC_SYSCFG_CLKIDLECFG_S 8U |
| #define | SDMMC_SYSCFG_CLKIDLECFG_OFF 0x00000000U |
| #define | SDMMC_SYSCFG_CLKIDLECFG_INT 0x00000100U |
| #define | SDMMC_SYSCFG_CLKIDLECFG_FUNC 0x00000200U |
| #define | SDMMC_SYSCFG_CLKIDLECFG_ALL 0x00000300U |
| #define | SDMMC_SYSSTA_RSTDONE 0x00000001U |
| #define | SDMMC_SYSSTA_RSTDONE_M 0x00000001U |
| #define | SDMMC_SYSSTA_RSTDONE_S 0U |
| #define | SDMMC_SYSSTA_RSTDONE_ONGOING 0x00000000U |
| #define | SDMMC_SYSSTA_RSTDONE_COMPLETE 0x00000001U |
| #define | SDMMC_CSRE_STA_W 32U |
| #define | SDMMC_CSRE_STA_M 0xFFFFFFFFU |
| #define | SDMMC_CSRE_STA_S 0U |
| #define | SDMMC_CSRE_STA_MINIMUM 0x00000000U |
| #define | SDMMC_CSRE_STA_MAXIMUM 0xFFFFFFFFU |
| #define | SDMMC_SYSTEST_MCKD 0x00000001U |
| #define | SDMMC_SYSTEST_MCKD_M 0x00000001U |
| #define | SDMMC_SYSTEST_MCKD_S 0U |
| #define | SDMMC_SYSTEST_MCKD_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_MCKD_HIGH 0x00000001U |
| #define | SDMMC_SYSTEST_CDIR 0x00000002U |
| #define | SDMMC_SYSTEST_CDIR_M 0x00000002U |
| #define | SDMMC_SYSTEST_CDIR_S 1U |
| #define | SDMMC_SYSTEST_CDIR_OUT 0x00000000U |
| #define | SDMMC_SYSTEST_CDIR_IN 0x00000002U |
| #define | SDMMC_SYSTEST_CDAT 0x00000004U |
| #define | SDMMC_SYSTEST_CDAT_M 0x00000004U |
| #define | SDMMC_SYSTEST_CDAT_S 2U |
| #define | SDMMC_SYSTEST_CDAT_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_CDAT_HIGH 0x00000004U |
| #define | SDMMC_SYSTEST_DDIR 0x00000008U |
| #define | SDMMC_SYSTEST_DDIR_M 0x00000008U |
| #define | SDMMC_SYSTEST_DDIR_S 3U |
| #define | SDMMC_SYSTEST_DDIR_OUT 0x00000000U |
| #define | SDMMC_SYSTEST_DDIR_IN 0x00000008U |
| #define | SDMMC_SYSTEST_D0D 0x00000010U |
| #define | SDMMC_SYSTEST_D0D_M 0x00000010U |
| #define | SDMMC_SYSTEST_D0D_S 4U |
| #define | SDMMC_SYSTEST_D0D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D0D_HIGH 0x00000010U |
| #define | SDMMC_SYSTEST_D1D 0x00000020U |
| #define | SDMMC_SYSTEST_D1D_M 0x00000020U |
| #define | SDMMC_SYSTEST_D1D_S 5U |
| #define | SDMMC_SYSTEST_D1D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D1D_HIGH 0x00000020U |
| #define | SDMMC_SYSTEST_D2D 0x00000040U |
| #define | SDMMC_SYSTEST_D2D_M 0x00000040U |
| #define | SDMMC_SYSTEST_D2D_S 6U |
| #define | SDMMC_SYSTEST_D2D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D2D_HIGH 0x00000040U |
| #define | SDMMC_SYSTEST_D3D 0x00000080U |
| #define | SDMMC_SYSTEST_D3D_M 0x00000080U |
| #define | SDMMC_SYSTEST_D3D_S 7U |
| #define | SDMMC_SYSTEST_D3D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D3D_HIGH 0x00000080U |
| #define | SDMMC_SYSTEST_D4D 0x00000100U |
| #define | SDMMC_SYSTEST_D4D_M 0x00000100U |
| #define | SDMMC_SYSTEST_D4D_S 8U |
| #define | SDMMC_SYSTEST_D4D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D4D_HIGH 0x00000100U |
| #define | SDMMC_SYSTEST_D5D 0x00000200U |
| #define | SDMMC_SYSTEST_D5D_M 0x00000200U |
| #define | SDMMC_SYSTEST_D5D_S 9U |
| #define | SDMMC_SYSTEST_D5D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D5D_HIGH 0x00000200U |
| #define | SDMMC_SYSTEST_D6D 0x00000400U |
| #define | SDMMC_SYSTEST_D6D_M 0x00000400U |
| #define | SDMMC_SYSTEST_D6D_S 10U |
| #define | SDMMC_SYSTEST_D6D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D6D_HIGH 0x00000400U |
| #define | SDMMC_SYSTEST_D7D 0x00000800U |
| #define | SDMMC_SYSTEST_D7D_M 0x00000800U |
| #define | SDMMC_SYSTEST_D7D_S 11U |
| #define | SDMMC_SYSTEST_D7D_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_D7D_HIGH 0x00000800U |
| #define | SDMMC_SYSTEST_SSB 0x00001000U |
| #define | SDMMC_SYSTEST_SSB_M 0x00001000U |
| #define | SDMMC_SYSTEST_SSB_S 12U |
| #define | SDMMC_SYSTEST_SSB_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_SSB_HIGH 0x00001000U |
| #define | SDMMC_SYSTEST_WAKD 0x00002000U |
| #define | SDMMC_SYSTEST_WAKD_M 0x00002000U |
| #define | SDMMC_SYSTEST_WAKD_S 13U |
| #define | SDMMC_SYSTEST_WAKD_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_WAKD_HIGH 0x00002000U |
| #define | SDMMC_SYSTEST_SDWP 0x00004000U |
| #define | SDMMC_SYSTEST_SDWP_M 0x00004000U |
| #define | SDMMC_SYSTEST_SDWP_S 14U |
| #define | SDMMC_SYSTEST_SDWP_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_SDWP_HIGH 0x00004000U |
| #define | SDMMC_SYSTEST_SDCD 0x00008000U |
| #define | SDMMC_SYSTEST_SDCD_M 0x00008000U |
| #define | SDMMC_SYSTEST_SDCD_S 15U |
| #define | SDMMC_SYSTEST_SDCD_LOW 0x00000000U |
| #define | SDMMC_SYSTEST_SDCD_HIGH 0x00008000U |
| #define | SDMMC_SYSTEST_OBI 0x00010000U |
| #define | SDMMC_SYSTEST_OBI_M 0x00010000U |
| #define | SDMMC_SYSTEST_OBI_S 16U |
| #define | SDMMC_CON_OD 0x00000001U |
| #define | SDMMC_CON_OD_M 0x00000001U |
| #define | SDMMC_CON_OD_S 0U |
| #define | SDMMC_CON_OD_OFF 0x00000000U |
| #define | SDMMC_CON_OD_ON 0x00000001U |
| #define | SDMMC_CON_INIT 0x00000002U |
| #define | SDMMC_CON_INIT_M 0x00000002U |
| #define | SDMMC_CON_INIT_S 1U |
| #define | SDMMC_CON_INIT_OFF 0x00000000U |
| #define | SDMMC_CON_INIT_ON 0x00000002U |
| #define | SDMMC_CON_HR 0x00000004U |
| #define | SDMMC_CON_HR_M 0x00000004U |
| #define | SDMMC_CON_HR_S 2U |
| #define | SDMMC_CON_HR_OFF 0x00000000U |
| #define | SDMMC_CON_HR_ON 0x00000004U |
| #define | SDMMC_CON_STR 0x00000008U |
| #define | SDMMC_CON_STR_M 0x00000008U |
| #define | SDMMC_CON_STR_S 3U |
| #define | SDMMC_CON_STR_BLOCK 0x00000000U |
| #define | SDMMC_CON_STR_STREAM 0x00000008U |
| #define | SDMMC_CON_MODE 0x00000010U |
| #define | SDMMC_CON_MODE_M 0x00000010U |
| #define | SDMMC_CON_MODE_S 4U |
| #define | SDMMC_CON_MODE_FUNC 0x00000000U |
| #define | SDMMC_CON_MODE_SYSTST 0x00000010U |
| #define | SDMMC_CON_DW8 0x00000020U |
| #define | SDMMC_CON_DW8_M 0x00000020U |
| #define | SDMMC_CON_DW8_S 5U |
| #define | SDMMC_CON_DW8__1OR4BIT 0x00000000U |
| #define | SDMMC_CON_DW8__8BIT 0x00000020U |
| #define | SDMMC_CON_MIT 0x00000040U |
| #define | SDMMC_CON_MIT_M 0x00000040U |
| #define | SDMMC_CON_MIT_S 6U |
| #define | SDMMC_CON_MIT_OFF 0x00000000U |
| #define | SDMMC_CON_MIT_ON 0x00000040U |
| #define | SDMMC_CON_CDP 0x00000080U |
| #define | SDMMC_CON_CDP_M 0x00000080U |
| #define | SDMMC_CON_CDP_S 7U |
| #define | SDMMC_CON_CDP_LOW 0x00000000U |
| #define | SDMMC_CON_CDP_HIGH 0x00000080U |
| #define | SDMMC_CON_WPP 0x00000100U |
| #define | SDMMC_CON_WPP_M 0x00000100U |
| #define | SDMMC_CON_WPP_S 8U |
| #define | SDMMC_CON_WPP_LOW 0x00000000U |
| #define | SDMMC_CON_WPP_HIGH 0x00000100U |
| #define | SDMMC_CON_DVAL_W 2U |
| #define | SDMMC_CON_DVAL_M 0x00000600U |
| #define | SDMMC_CON_DVAL_S 9U |
| #define | SDMMC_CON_DVAL_DEB0 0x00000000U |
| #define | SDMMC_CON_DVAL_DEB1 0x00000200U |
| #define | SDMMC_CON_DVAL_DEB2 0x00000400U |
| #define | SDMMC_CON_DVAL_DEB3 0x00000600U |
| #define | SDMMC_CON_CTPL 0x00000800U |
| #define | SDMMC_CON_CTPL_M 0x00000800U |
| #define | SDMMC_CON_CTPL_S 11U |
| #define | SDMMC_CON_CTPL_ALL 0x00000000U |
| #define | SDMMC_CON_CTPL_NOTDAT1 0x00000800U |
| #define | SDMMC_CON_CEATA 0x00001000U |
| #define | SDMMC_CON_CEATA_M 0x00001000U |
| #define | SDMMC_CON_CEATA_S 12U |
| #define | SDMMC_CON_CEATA_STANDARD 0x00000000U |
| #define | SDMMC_CON_CEATA_CEATA 0x00001000U |
| #define | SDMMC_CON_OBIP 0x00002000U |
| #define | SDMMC_CON_OBIP_M 0x00002000U |
| #define | SDMMC_CON_OBIP_S 13U |
| #define | SDMMC_CON_OBIP_MIN 0x00000000U |
| #define | SDMMC_CON_OBIP_MAX 0x00002000U |
| #define | SDMMC_CON_OBIE 0x00004000U |
| #define | SDMMC_CON_OBIE_M 0x00004000U |
| #define | SDMMC_CON_OBIE_S 14U |
| #define | SDMMC_CON_OBIE_MIN 0x00000000U |
| #define | SDMMC_CON_OBIE_MAX 0x00004000U |
| #define | SDMMC_CON_PADEN 0x00008000U |
| #define | SDMMC_CON_PADEN_M 0x00008000U |
| #define | SDMMC_CON_PADEN_S 15U |
| #define | SDMMC_CON_PADEN_MIN 0x00000000U |
| #define | SDMMC_CON_PADEN_MAX 0x00008000U |
| #define | SDMMC_CON_CLKEXTFREE 0x00010000U |
| #define | SDMMC_CON_CLKEXTFREE_M 0x00010000U |
| #define | SDMMC_CON_CLKEXTFREE_S 16U |
| #define | SDMMC_CON_CLKEXTFREE_OFF 0x00000000U |
| #define | SDMMC_CON_CLKEXTFREE_ON 0x00010000U |
| #define | SDMMC_CON_REVERVED 0x00100000U |
| #define | SDMMC_CON_REVERVED_M 0x00100000U |
| #define | SDMMC_CON_REVERVED_S 20U |
| #define | SDMMC_CON_SDMALNE 0x00200000U |
| #define | SDMMC_CON_SDMALNE_M 0x00200000U |
| #define | SDMMC_CON_SDMALNE_S 21U |
| #define | SDMMC_CON_SDMALNE_EDGE 0x00000000U |
| #define | SDMMC_CON_SDMALNE_LEVEL 0x00200000U |
| #define | SDMMC_PWCNT_NUMDEL_W 16U |
| #define | SDMMC_PWCNT_NUMDEL_M 0x0000FFFFU |
| #define | SDMMC_PWCNT_NUMDEL_S 0U |
| #define | SDMMC_PWCNT_NUMDEL_MINIMUM 0x00000000U |
| #define | SDMMC_PWCNT_NUMDEL_MAXIMUM 0x0000FFFFU |
| #define | SDMMC_SDMASA_ADDR_W 32U |
| #define | SDMMC_SDMASA_ADDR_M 0xFFFFFFFFU |
| #define | SDMMC_SDMASA_ADDR_S 0U |
| #define | SDMMC_SDMASA_ADDR_MINIMUM 0x00000000U |
| #define | SDMMC_SDMASA_ADDR_MAXIMUM 0xFFFFFFFFU |
| #define | SDMMC_BLK_BLEN_W 11U |
| #define | SDMMC_BLK_BLEN_M 0x000007FFU |
| #define | SDMMC_BLK_BLEN_S 0U |
| #define | SDMMC_BLK_BLEN_MINIMUM 0x00000000U |
| #define | SDMMC_BLK_BLEN_MAXIMUM 0x000007FFU |
| #define | SDMMC_BLK_NBLK_W 16U |
| #define | SDMMC_BLK_NBLK_M 0xFFFF0000U |
| #define | SDMMC_BLK_NBLK_S 16U |
| #define | SDMMC_BLK_NBLK_MINIMUM 0x00000000U |
| #define | SDMMC_BLK_NBLK_MAXIMUM 0xFFFF0000U |
| #define | SDMMC_ARG_CMDARG_W 32U |
| #define | SDMMC_ARG_CMDARG_M 0xFFFFFFFFU |
| #define | SDMMC_ARG_CMDARG_S 0U |
| #define | SDMMC_ARG_CMDARG_MINIMUM 0x00000000U |
| #define | SDMMC_ARG_CMDARG_MAXIMUM 0xFFFFFFFFU |
| #define | SDMMC_CMD_DE 0x00000001U |
| #define | SDMMC_CMD_DE_M 0x00000001U |
| #define | SDMMC_CMD_DE_S 0U |
| #define | SDMMC_CMD_DE_ENABLE 0x00000001U |
| #define | SDMMC_CMD_DE_DISABLE 0x00000000U |
| #define | SDMMC_CMD_BCE 0x00000002U |
| #define | SDMMC_CMD_BCE_M 0x00000002U |
| #define | SDMMC_CMD_BCE_S 1U |
| #define | SDMMC_CMD_BCE_ENABLE 0x00000002U |
| #define | SDMMC_CMD_BCE_DISABLE 0x00000000U |
| #define | SDMMC_CMD_ACEN_W 2U |
| #define | SDMMC_CMD_ACEN_M 0x0000000CU |
| #define | SDMMC_CMD_ACEN_S 2U |
| #define | SDMMC_CMD_ACEN_ENA12 0x00000004U |
| #define | SDMMC_CMD_ACEN_DISABLE 0x00000000U |
| #define | SDMMC_CMD_ACEN_ENA23 0x00000008U |
| #define | SDMMC_CMD_DDIR 0x00000010U |
| #define | SDMMC_CMD_DDIR_M 0x00000010U |
| #define | SDMMC_CMD_DDIR_S 4U |
| #define | SDMMC_CMD_DDIR_READ 0x00000010U |
| #define | SDMMC_CMD_DDIR_WRITE 0x00000000U |
| #define | SDMMC_CMD_MSBS 0x00000020U |
| #define | SDMMC_CMD_MSBS_M 0x00000020U |
| #define | SDMMC_CMD_MSBS_S 5U |
| #define | SDMMC_CMD_MSBS_BLOCK 0x00000020U |
| #define | SDMMC_CMD_MSBS_SINGLE 0x00000000U |
| #define | SDMMC_CMD_RSPTYPE_W 2U |
| #define | SDMMC_CMD_RSPTYPE_M 0x00030000U |
| #define | SDMMC_CMD_RSPTYPE_S 16U |
| #define | SDMMC_CMD_RSPTYPE_LEN136 0x00010000U |
| #define | SDMMC_CMD_RSPTYPE_NORESP 0x00000000U |
| #define | SDMMC_CMD_RSPTYPE_LEN48 0x00020000U |
| #define | SDMMC_CMD_RSPTYPE_LEN48BUSY 0x00030000U |
| #define | SDMMC_CMD_CCCE 0x00080000U |
| #define | SDMMC_CMD_CCCE_M 0x00080000U |
| #define | SDMMC_CMD_CCCE_S 19U |
| #define | SDMMC_CMD_CCCE_ENABLE 0x00080000U |
| #define | SDMMC_CMD_CCCE_DISABLE 0x00000000U |
| #define | SDMMC_CMD_CICE 0x00100000U |
| #define | SDMMC_CMD_CICE_M 0x00100000U |
| #define | SDMMC_CMD_CICE_S 20U |
| #define | SDMMC_CMD_CICE_ENABLE 0x00100000U |
| #define | SDMMC_CMD_CICE_DISABLE 0x00000000U |
| #define | SDMMC_CMD_DP 0x00200000U |
| #define | SDMMC_CMD_DP_M 0x00200000U |
| #define | SDMMC_CMD_DP_S 21U |
| #define | SDMMC_CMD_DP_DAT 0x00200000U |
| #define | SDMMC_CMD_DP_NODAT 0x00000000U |
| #define | SDMMC_CMD_CMDTYP_W 2U |
| #define | SDMMC_CMD_CMDTYP_M 0x00C00000U |
| #define | SDMMC_CMD_CMDTYP_S 22U |
| #define | SDMMC_CMD_CMDTYP_SUSPEND 0x00400000U |
| #define | SDMMC_CMD_CMDTYP_OTHER 0x00000000U |
| #define | SDMMC_CMD_CMDTYP_RESUME 0x00800000U |
| #define | SDMMC_CMD_CMDTYP_ABORT 0x00C00000U |
| #define | SDMMC_CMD_IDX_W 6U |
| #define | SDMMC_CMD_IDX_M 0x3F000000U |
| #define | SDMMC_CMD_IDX_S 24U |
| #define | SDMMC_CMD_IDX_MINIMUM 0x00000000U |
| #define | SDMMC_CMD_IDX_MAXIMUM 0x3F000000U |
| #define | SDMMC_RSP10_RSP0_W 16U |
| #define | SDMMC_RSP10_RSP0_M 0x0000FFFFU |
| #define | SDMMC_RSP10_RSP0_S 0U |
| #define | SDMMC_RSP10_RSP0_MINIMUM 0x00000000U |
| #define | SDMMC_RSP10_RSP0_MAXIMUM 0x0000FFFFU |
| #define | SDMMC_RSP10_RSP1_W 16U |
| #define | SDMMC_RSP10_RSP1_M 0xFFFF0000U |
| #define | SDMMC_RSP10_RSP1_S 16U |
| #define | SDMMC_RSP10_RSP1_MINIMUM 0x00000000U |
| #define | SDMMC_RSP10_RSP1_MAXIMUM 0xFFFF0000U |
| #define | SDMMC_RSP32_RSP2_W 16U |
| #define | SDMMC_RSP32_RSP2_M 0x0000FFFFU |
| #define | SDMMC_RSP32_RSP2_S 0U |
| #define | SDMMC_RSP32_RSP2_MINIMUM 0x00000000U |
| #define | SDMMC_RSP32_RSP2_MAXIMUM 0x0000FFFFU |
| #define | SDMMC_RSP32_RSP3_W 16U |
| #define | SDMMC_RSP32_RSP3_M 0xFFFF0000U |
| #define | SDMMC_RSP32_RSP3_S 16U |
| #define | SDMMC_RSP32_RSP3_MINIMUM 0x00000000U |
| #define | SDMMC_RSP32_RSP3_MAXIMUM 0xFFFF0000U |
| #define | SDMMC_RSP54_RSP4_W 16U |
| #define | SDMMC_RSP54_RSP4_M 0x0000FFFFU |
| #define | SDMMC_RSP54_RSP4_S 0U |
| #define | SDMMC_RSP54_RSP4_MINIMUM 0x00000000U |
| #define | SDMMC_RSP54_RSP4_MAXIMUM 0x0000FFFFU |
| #define | SDMMC_RSP54_RSP5_W 16U |
| #define | SDMMC_RSP54_RSP5_M 0xFFFF0000U |
| #define | SDMMC_RSP54_RSP5_S 16U |
| #define | SDMMC_RSP54_RSP5_MINIMUM 0x00000000U |
| #define | SDMMC_RSP54_RSP5_MAXIMUM 0xFFFF0000U |
| #define | SDMMC_RSP76_RSP6_W 16U |
| #define | SDMMC_RSP76_RSP6_M 0x0000FFFFU |
| #define | SDMMC_RSP76_RSP6_S 0U |
| #define | SDMMC_RSP76_RSP6_MINIMUM 0x00000000U |
| #define | SDMMC_RSP76_RSP6_MAXIMUM 0x0000FFFFU |
| #define | SDMMC_RSP76_RSP7_W 16U |
| #define | SDMMC_RSP76_RSP7_M 0xFFFF0000U |
| #define | SDMMC_RSP76_RSP7_S 16U |
| #define | SDMMC_RSP76_RSP7_MINIMUM 0x00000000U |
| #define | SDMMC_RSP76_RSP7_MAXIMUM 0xFFFF0000U |
| #define | SDMMC_DATA_VAL_W 32U |
| #define | SDMMC_DATA_VAL_M 0xFFFFFFFFU |
| #define | SDMMC_DATA_VAL_S 0U |
| #define | SDMMC_DATA_VAL_MINIMUM 0x00000000U |
| #define | SDMMC_DATA_VAL_MAXIMUM 0xFFFFFFFFU |
| #define | SDMMC_PSTATE_CMDI 0x00000001U |
| #define | SDMMC_PSTATE_CMDI_M 0x00000001U |
| #define | SDMMC_PSTATE_CMDI_S 0U |
| #define | SDMMC_PSTATE_CMDI_NOTALLOWED 0x00000001U |
| #define | SDMMC_PSTATE_CMDI_ALLOWED 0x00000000U |
| #define | SDMMC_PSTATE_DATI 0x00000002U |
| #define | SDMMC_PSTATE_DATI_M 0x00000002U |
| #define | SDMMC_PSTATE_DATI_S 1U |
| #define | SDMMC_PSTATE_DATI_NOTALLOWED 0x00000002U |
| #define | SDMMC_PSTATE_DATI_ALLOWED 0x00000000U |
| #define | SDMMC_PSTATE_DLA 0x00000004U |
| #define | SDMMC_PSTATE_DLA_M 0x00000004U |
| #define | SDMMC_PSTATE_DLA_S 2U |
| #define | SDMMC_PSTATE_DLA_ACTIVE 0x00000004U |
| #define | SDMMC_PSTATE_DLA_INACTIVE 0x00000000U |
| #define | SDMMC_PSTATE_WTA 0x00000100U |
| #define | SDMMC_PSTATE_WTA_M 0x00000100U |
| #define | SDMMC_PSTATE_WTA_S 8U |
| #define | SDMMC_PSTATE_WTA_ACTIVE 0x00000100U |
| #define | SDMMC_PSTATE_WTA_NODATA 0x00000000U |
| #define | SDMMC_PSTATE_RTA 0x00000200U |
| #define | SDMMC_PSTATE_RTA_M 0x00000200U |
| #define | SDMMC_PSTATE_RTA_S 9U |
| #define | SDMMC_PSTATE_RTA_ACTIVE 0x00000200U |
| #define | SDMMC_PSTATE_RTA_NODATA 0x00000000U |
| #define | SDMMC_PSTATE_BWE 0x00000400U |
| #define | SDMMC_PSTATE_BWE_M 0x00000400U |
| #define | SDMMC_PSTATE_BWE_S 10U |
| #define | SDMMC_PSTATE_BWE_SPACE 0x00000400U |
| #define | SDMMC_PSTATE_BWE_NOSPACE 0x00000000U |
| #define | SDMMC_PSTATE_BRE 0x00000800U |
| #define | SDMMC_PSTATE_BRE_M 0x00000800U |
| #define | SDMMC_PSTATE_BRE_S 11U |
| #define | SDMMC_PSTATE_BRE_ENABLE 0x00000800U |
| #define | SDMMC_PSTATE_BRE_DISABLE 0x00000000U |
| #define | SDMMC_PSTATE_CINS 0x00010000U |
| #define | SDMMC_PSTATE_CINS_M 0x00010000U |
| #define | SDMMC_PSTATE_CINS_S 16U |
| #define | SDMMC_PSTATE_CINS_CARD 0x00010000U |
| #define | SDMMC_PSTATE_CINS_NOCARD 0x00000000U |
| #define | SDMMC_PSTATE_CSS 0x00020000U |
| #define | SDMMC_PSTATE_CSS_M 0x00020000U |
| #define | SDMMC_PSTATE_CSS_S 17U |
| #define | SDMMC_PSTATE_CSS_STABLE 0x00020000U |
| #define | SDMMC_PSTATE_CSS_DEBOUNCE 0x00000000U |
| #define | SDMMC_PSTATE_CDPL 0x00040000U |
| #define | SDMMC_PSTATE_CDPL_M 0x00040000U |
| #define | SDMMC_PSTATE_CDPL_S 18U |
| #define | SDMMC_PSTATE_CDPL_LOW 0x00040000U |
| #define | SDMMC_PSTATE_CDPL_HIGH 0x00000000U |
| #define | SDMMC_PSTATE_WP 0x00080000U |
| #define | SDMMC_PSTATE_WP_M 0x00080000U |
| #define | SDMMC_PSTATE_WP_S 19U |
| #define | SDMMC_PSTATE_WP_NOPROTECT 0x00080000U |
| #define | SDMMC_PSTATE_WP_PROTECT 0x00000000U |
| #define | SDMMC_PSTATE_DLEV_W 4U |
| #define | SDMMC_PSTATE_DLEV_M 0x00F00000U |
| #define | SDMMC_PSTATE_DLEV_S 20U |
| #define | SDMMC_PSTATE_DLEV_MINIMUM 0x00000000U |
| #define | SDMMC_PSTATE_DLEV_MAXIMUM 0x00F00000U |
| #define | SDMMC_PSTATE_CLEV 0x01000000U |
| #define | SDMMC_PSTATE_CLEV_M 0x01000000U |
| #define | SDMMC_PSTATE_CLEV_S 24U |
| #define | SDMMC_PSTATE_CLEV_LOW 0x00000000U |
| #define | SDMMC_PSTATE_CLEV_HIGH 0x01000000U |
| #define | SDMMC_HCTL_DTW 0x00000002U |
| #define | SDMMC_HCTL_DTW_M 0x00000002U |
| #define | SDMMC_HCTL_DTW_S 1U |
| #define | SDMMC_HCTL_DTW_WIDTH_1 0x00000000U |
| #define | SDMMC_HCTL_DTW_WIDTH_4 0x00000002U |
| #define | SDMMC_HCTL_HSPE 0x00000004U |
| #define | SDMMC_HCTL_HSPE_M 0x00000004U |
| #define | SDMMC_HCTL_HSPE_S 2U |
| #define | SDMMC_HCTL_HSPE_NOMAL 0x00000000U |
| #define | SDMMC_HCTL_HSPE_HIGH 0x00000004U |
| #define | SDMMC_HCTL_DMAS_W 2U |
| #define | SDMMC_HCTL_DMAS_M 0x00000018U |
| #define | SDMMC_HCTL_DMAS_S 3U |
| #define | SDMMC_HCTL_DMAS_MINIMUM 0x00000000U |
| #define | SDMMC_HCTL_DMAS_MAX 0x00000018U |
| #define | SDMMC_HCTL_CDTL 0x00000040U |
| #define | SDMMC_HCTL_CDTL_M 0x00000040U |
| #define | SDMMC_HCTL_CDTL_S 6U |
| #define | SDMMC_HCTL_CDTL_NOCARD 0x00000000U |
| #define | SDMMC_HCTL_CDTL_CARD 0x00000040U |
| #define | SDMMC_HCTL_CDSS 0x00000080U |
| #define | SDMMC_HCTL_CDSS_M 0x00000080U |
| #define | SDMMC_HCTL_CDSS_S 7U |
| #define | SDMMC_HCTL_CDSS_SDCD 0x00000000U |
| #define | SDMMC_HCTL_CDSS_TEST 0x00000080U |
| #define | SDMMC_HCTL_SDBP 0x00000100U |
| #define | SDMMC_HCTL_SDBP_M 0x00000100U |
| #define | SDMMC_HCTL_SDBP_S 8U |
| #define | SDMMC_HCTL_SDBP_OFF 0x00000000U |
| #define | SDMMC_HCTL_SDBP_ON 0x00000100U |
| #define | SDMMC_HCTL_SDVS_W 3U |
| #define | SDMMC_HCTL_SDVS_M 0x00000E00U |
| #define | SDMMC_HCTL_SDVS_S 9U |
| #define | SDMMC_HCTL_SDVS_MID 0x00000C00U |
| #define | SDMMC_HCTL_SDVS_LOW 0x00000A00U |
| #define | SDMMC_HCTL_SDVS_HIGH 0x00000E00U |
| #define | SDMMC_HCTL_SBGR 0x00010000U |
| #define | SDMMC_HCTL_SBGR_M 0x00010000U |
| #define | SDMMC_HCTL_SBGR_S 16U |
| #define | SDMMC_HCTL_SBGR_TRANS 0x00000000U |
| #define | SDMMC_HCTL_SBGR_STOP 0x00010000U |
| #define | SDMMC_HCTL_CR 0x00020000U |
| #define | SDMMC_HCTL_CR_M 0x00020000U |
| #define | SDMMC_HCTL_CR_S 17U |
| #define | SDMMC_HCTL_CR_NOEFFECT 0x00000000U |
| #define | SDMMC_HCTL_CR_RESTART 0x00020000U |
| #define | SDMMC_HCTL_RWC 0x00040000U |
| #define | SDMMC_HCTL_RWC_M 0x00040000U |
| #define | SDMMC_HCTL_RWC_S 18U |
| #define | SDMMC_HCTL_RWC_DISABLE 0x00000000U |
| #define | SDMMC_HCTL_RWC_ENABLE 0x00040000U |
| #define | SDMMC_HCTL_IBG 0x00080000U |
| #define | SDMMC_HCTL_IBG_M 0x00080000U |
| #define | SDMMC_HCTL_IBG_S 19U |
| #define | SDMMC_HCTL_IBG_DISABLE 0x00000000U |
| #define | SDMMC_HCTL_IBG_ENABLE 0x00080000U |
| #define | SDMMC_HCTL_IWE 0x01000000U |
| #define | SDMMC_HCTL_IWE_M 0x01000000U |
| #define | SDMMC_HCTL_IWE_S 24U |
| #define | SDMMC_HCTL_IWE_MIN 0x00000000U |
| #define | SDMMC_HCTL_IWE_MAX 0x01000000U |
| #define | SDMMC_HCTL_INS 0x02000000U |
| #define | SDMMC_HCTL_INS_M 0x02000000U |
| #define | SDMMC_HCTL_INS_S 25U |
| #define | SDMMC_HCTL_INS_MIN 0x00000000U |
| #define | SDMMC_HCTL_INS_MAX 0x02000000U |
| #define | SDMMC_HCTL_REM 0x04000000U |
| #define | SDMMC_HCTL_REM_M 0x04000000U |
| #define | SDMMC_HCTL_REM_S 26U |
| #define | SDMMC_HCTL_REM_MIN 0x00000000U |
| #define | SDMMC_HCTL_REM_MAX 0x04000000U |
| #define | SDMMC_HCTL_OBWE 0x08000000U |
| #define | SDMMC_HCTL_OBWE_M 0x08000000U |
| #define | SDMMC_HCTL_OBWE_S 27U |
| #define | SDMMC_HCTL_OBWE_MIN 0x00000000U |
| #define | SDMMC_HCTL_OBWE_MAX 0x08000000U |
| #define | SDMMC_SYSCTL_ICE 0x00000001U |
| #define | SDMMC_SYSCTL_ICE_M 0x00000001U |
| #define | SDMMC_SYSCTL_ICE_S 0U |
| #define | SDMMC_SYSCTL_ICE_STOP 0x00000000U |
| #define | SDMMC_SYSCTL_ICE_RUN 0x00000001U |
| #define | SDMMC_SYSCTL_ICS 0x00000002U |
| #define | SDMMC_SYSCTL_ICS_M 0x00000002U |
| #define | SDMMC_SYSCTL_ICS_S 1U |
| #define | SDMMC_SYSCTL_ICS_NOSTAB 0x00000000U |
| #define | SDMMC_SYSCTL_ICS_STAB 0x00000002U |
| #define | SDMMC_SYSCTL_CEN 0x00000004U |
| #define | SDMMC_SYSCTL_CEN_M 0x00000004U |
| #define | SDMMC_SYSCTL_CEN_S 2U |
| #define | SDMMC_SYSCTL_CEN_OFF 0x00000000U |
| #define | SDMMC_SYSCTL_CEN_ON 0x00000004U |
| #define | SDMMC_SYSCTL_CLKD_W 10U |
| #define | SDMMC_SYSCTL_CLKD_M 0x0000FFC0U |
| #define | SDMMC_SYSCTL_CLKD_S 6U |
| #define | SDMMC_SYSCTL_CLKD_MINIMUM 0x00000000U |
| #define | SDMMC_SYSCTL_CLKD_MAXIMUM 0x0000FFC0U |
| #define | SDMMC_SYSCTL_DTO_W 4U |
| #define | SDMMC_SYSCTL_DTO_M 0x000F0000U |
| #define | SDMMC_SYSCTL_DTO_S 16U |
| #define | SDMMC_SYSCTL_DTO_MINIMUM 0x00000000U |
| #define | SDMMC_SYSCTL_DTO_MAXIMUM 0x000E0000U |
| #define | SDMMC_SYSCTL_SRA 0x01000000U |
| #define | SDMMC_SYSCTL_SRA_M 0x01000000U |
| #define | SDMMC_SYSCTL_SRA_S 24U |
| #define | SDMMC_SYSCTL_SRA_COMPL 0x00000000U |
| #define | SDMMC_SYSCTL_SRA_ASSERT 0x01000000U |
| #define | SDMMC_SYSCTL_SRC 0x02000000U |
| #define | SDMMC_SYSCTL_SRC_M 0x02000000U |
| #define | SDMMC_SYSCTL_SRC_S 25U |
| #define | SDMMC_SYSCTL_SRC_COMPL 0x00000000U |
| #define | SDMMC_SYSCTL_SRC_ASSERT 0x02000000U |
| #define | SDMMC_SYSCTL_SRD 0x04000000U |
| #define | SDMMC_SYSCTL_SRD_M 0x04000000U |
| #define | SDMMC_SYSCTL_SRD_S 26U |
| #define | SDMMC_SYSCTL_SRD_COMPL 0x00000000U |
| #define | SDMMC_SYSCTL_SRD_ASSERT 0x04000000U |
| #define | SDMMC_STAT_CC 0x00000001U |
| #define | SDMMC_STAT_CC_M 0x00000001U |
| #define | SDMMC_STAT_CC_S 0U |
| #define | SDMMC_STAT_CC_NOINT 0x00000000U |
| #define | SDMMC_STAT_CC_INT 0x00000001U |
| #define | SDMMC_STAT_TC 0x00000002U |
| #define | SDMMC_STAT_TC_M 0x00000002U |
| #define | SDMMC_STAT_TC_S 1U |
| #define | SDMMC_STAT_TC_NOINT 0x00000000U |
| #define | SDMMC_STAT_TC_INT 0x00000002U |
| #define | SDMMC_STAT_BGE 0x00000004U |
| #define | SDMMC_STAT_BGE_M 0x00000004U |
| #define | SDMMC_STAT_BGE_S 2U |
| #define | SDMMC_STAT_BGE_NOINT 0x00000000U |
| #define | SDMMC_STAT_BGE_INT 0x00000004U |
| #define | SDMMC_STAT_DMA 0x00000008U |
| #define | SDMMC_STAT_DMA_M 0x00000008U |
| #define | SDMMC_STAT_DMA_S 3U |
| #define | SDMMC_STAT_DMA_NOINT 0x00000000U |
| #define | SDMMC_STAT_DMA_INT 0x00000008U |
| #define | SDMMC_STAT_BWR 0x00000010U |
| #define | SDMMC_STAT_BWR_M 0x00000010U |
| #define | SDMMC_STAT_BWR_S 4U |
| #define | SDMMC_STAT_BWR_NOINT 0x00000000U |
| #define | SDMMC_STAT_BWR_INT 0x00000010U |
| #define | SDMMC_STAT_BRR 0x00000020U |
| #define | SDMMC_STAT_BRR_M 0x00000020U |
| #define | SDMMC_STAT_BRR_S 5U |
| #define | SDMMC_STAT_BRR_NOINT 0x00000000U |
| #define | SDMMC_STAT_BRR_INT 0x00000020U |
| #define | SDMMC_STAT_CINS 0x00000040U |
| #define | SDMMC_STAT_CINS_M 0x00000040U |
| #define | SDMMC_STAT_CINS_S 6U |
| #define | SDMMC_STAT_CINS_NOINT 0x00000000U |
| #define | SDMMC_STAT_CINS_INT 0x00000040U |
| #define | SDMMC_STAT_CREM 0x00000080U |
| #define | SDMMC_STAT_CREM_M 0x00000080U |
| #define | SDMMC_STAT_CREM_S 7U |
| #define | SDMMC_STAT_CREM_NOINT 0x00000000U |
| #define | SDMMC_STAT_CREM_INT 0x00000080U |
| #define | SDMMC_STAT_CIRQ 0x00000100U |
| #define | SDMMC_STAT_CIRQ_M 0x00000100U |
| #define | SDMMC_STAT_CIRQ_S 8U |
| #define | SDMMC_STAT_CIRQ_NOINT 0x00000000U |
| #define | SDMMC_STAT_CIRQ_INT 0x00000100U |
| #define | SDMMC_STAT_OBI 0x00000200U |
| #define | SDMMC_STAT_OBI_M 0x00000200U |
| #define | SDMMC_STAT_OBI_S 9U |
| #define | SDMMC_STAT_OBI_NOINT 0x00000000U |
| #define | SDMMC_STAT_OBI_INT 0x00000200U |
| #define | SDMMC_STAT_ERRI 0x00008000U |
| #define | SDMMC_STAT_ERRI_M 0x00008000U |
| #define | SDMMC_STAT_ERRI_S 15U |
| #define | SDMMC_STAT_ERRI_NOINT 0x00000000U |
| #define | SDMMC_STAT_ERRI_INT 0x00008000U |
| #define | SDMMC_STAT_CTO 0x00010000U |
| #define | SDMMC_STAT_CTO_M 0x00010000U |
| #define | SDMMC_STAT_CTO_S 16U |
| #define | SDMMC_STAT_CTO_NOINT 0x00000000U |
| #define | SDMMC_STAT_CTO_INT 0x00010000U |
| #define | SDMMC_STAT_CCRC 0x00020000U |
| #define | SDMMC_STAT_CCRC_M 0x00020000U |
| #define | SDMMC_STAT_CCRC_S 17U |
| #define | SDMMC_STAT_CCRC_NOINT 0x00000000U |
| #define | SDMMC_STAT_CCRC_INT 0x00020000U |
| #define | SDMMC_STAT_CEB 0x00040000U |
| #define | SDMMC_STAT_CEB_M 0x00040000U |
| #define | SDMMC_STAT_CEB_S 18U |
| #define | SDMMC_STAT_CEB_NOINT 0x00000000U |
| #define | SDMMC_STAT_CEB_INT 0x00040000U |
| #define | SDMMC_STAT_CIE 0x00080000U |
| #define | SDMMC_STAT_CIE_M 0x00080000U |
| #define | SDMMC_STAT_CIE_S 19U |
| #define | SDMMC_STAT_CIE_NOINT 0x00000000U |
| #define | SDMMC_STAT_CIE_INT 0x00080000U |
| #define | SDMMC_STAT_DTO 0x00100000U |
| #define | SDMMC_STAT_DTO_M 0x00100000U |
| #define | SDMMC_STAT_DTO_S 20U |
| #define | SDMMC_STAT_DTO_NOINT 0x00000000U |
| #define | SDMMC_STAT_DTO_INT 0x00100000U |
| #define | SDMMC_STAT_DCRC 0x00200000U |
| #define | SDMMC_STAT_DCRC_M 0x00200000U |
| #define | SDMMC_STAT_DCRC_S 21U |
| #define | SDMMC_STAT_DCRC_NOINT 0x00000000U |
| #define | SDMMC_STAT_DCRC_INT 0x00200000U |
| #define | SDMMC_STAT_DEB 0x00400000U |
| #define | SDMMC_STAT_DEB_M 0x00400000U |
| #define | SDMMC_STAT_DEB_S 22U |
| #define | SDMMC_STAT_DEB_NOINT 0x00000000U |
| #define | SDMMC_STAT_DEB_INT 0x00400000U |
| #define | SDMMC_STAT_ACE 0x01000000U |
| #define | SDMMC_STAT_ACE_M 0x01000000U |
| #define | SDMMC_STAT_ACE_S 24U |
| #define | SDMMC_STAT_ACE_NOINT 0x00000000U |
| #define | SDMMC_STAT_ACE_INT 0x01000000U |
| #define | SDMMC_STAT_CERR 0x10000000U |
| #define | SDMMC_STAT_CERR_M 0x10000000U |
| #define | SDMMC_STAT_CERR_S 28U |
| #define | SDMMC_STAT_CERR_NOINT 0x00000000U |
| #define | SDMMC_STAT_CERR_INT 0x10000000U |
| #define | SDMMC_STAT_BADA 0x20000000U |
| #define | SDMMC_STAT_BADA_M 0x20000000U |
| #define | SDMMC_STAT_BADA_S 29U |
| #define | SDMMC_STAT_BADA_NOINT 0x00000000U |
| #define | SDMMC_STAT_BADA_INT 0x20000000U |
| #define | SDMMC_IE_CCEN 0x00000001U |
| #define | SDMMC_IE_CCEN_M 0x00000001U |
| #define | SDMMC_IE_CCEN_S 0U |
| #define | SDMMC_IE_CCEN_MSK 0x00000000U |
| #define | SDMMC_IE_CCEN_ENABLE 0x00000001U |
| #define | SDMMC_IE_TCEN 0x00000002U |
| #define | SDMMC_IE_TCEN_M 0x00000002U |
| #define | SDMMC_IE_TCEN_S 1U |
| #define | SDMMC_IE_TCEN_ENABLE 0x00000002U |
| #define | SDMMC_IE_TCEN_MSK 0x00000000U |
| #define | SDMMC_IE_BGEEN 0x00000004U |
| #define | SDMMC_IE_BGEEN_M 0x00000004U |
| #define | SDMMC_IE_BGEEN_S 2U |
| #define | SDMMC_IE_BGEEN_ENABLE 0x00000004U |
| #define | SDMMC_IE_BGEEN_MSK 0x00000000U |
| #define | SDMMC_IE_DMAEN 0x00000008U |
| #define | SDMMC_IE_DMAEN_M 0x00000008U |
| #define | SDMMC_IE_DMAEN_S 3U |
| #define | SDMMC_IE_DMAEN_ENABLE 0x00000008U |
| #define | SDMMC_IE_DMAEN_MSK 0x00000000U |
| #define | SDMMC_IE_BWREN 0x00000010U |
| #define | SDMMC_IE_BWREN_M 0x00000010U |
| #define | SDMMC_IE_BWREN_S 4U |
| #define | SDMMC_IE_BWREN_ENABLE 0x00000010U |
| #define | SDMMC_IE_BWREN_MSK 0x00000000U |
| #define | SDMMC_IE_BRREN 0x00000020U |
| #define | SDMMC_IE_BRREN_M 0x00000020U |
| #define | SDMMC_IE_BRREN_S 5U |
| #define | SDMMC_IE_BRREN_ENABLE 0x00000020U |
| #define | SDMMC_IE_BRREN_MSK 0x00000000U |
| #define | SDMMC_IE_CINSEN 0x00000040U |
| #define | SDMMC_IE_CINSEN_M 0x00000040U |
| #define | SDMMC_IE_CINSEN_S 6U |
| #define | SDMMC_IE_CINSEN_ENABLE 0x00000040U |
| #define | SDMMC_IE_CINSEN_MSK 0x00000000U |
| #define | SDMMC_IE_CREMEN 0x00000080U |
| #define | SDMMC_IE_CREMEN_M 0x00000080U |
| #define | SDMMC_IE_CREMEN_S 7U |
| #define | SDMMC_IE_CREMEN_ENABLE 0x00000080U |
| #define | SDMMC_IE_CREMEN_MSK 0x00000000U |
| #define | SDMMC_IE_CIRQEN 0x00000100U |
| #define | SDMMC_IE_CIRQEN_M 0x00000100U |
| #define | SDMMC_IE_CIRQEN_S 8U |
| #define | SDMMC_IE_CIRQEN_ENABLE 0x00000100U |
| #define | SDMMC_IE_CIRQEN_MSK 0x00000000U |
| #define | SDMMC_IE_OBIEN 0x00000200U |
| #define | SDMMC_IE_OBIEN_M 0x00000200U |
| #define | SDMMC_IE_OBIEN_S 9U |
| #define | SDMMC_IE_OBIEN_ENABLE 0x00000200U |
| #define | SDMMC_IE_OBIEN_MSK 0x00000000U |
| #define | SDMMC_IE_NOUSE0 0x00000400U |
| #define | SDMMC_IE_NOUSE0_M 0x00000400U |
| #define | SDMMC_IE_NOUSE0_S 10U |
| #define | SDMMC_IE_NOUSE0_MIN 0x00000000U |
| #define | SDMMC_IE_NOUSE0_MAX 0x00000400U |
| #define | SDMMC_IE_NULL 0x00008000U |
| #define | SDMMC_IE_NULL_M 0x00008000U |
| #define | SDMMC_IE_NULL_S 15U |
| #define | SDMMC_IE_NULL_ENABLE 0x00008000U |
| #define | SDMMC_IE_NULL_MSK 0x00000000U |
| #define | SDMMC_IE_CTOEN 0x00010000U |
| #define | SDMMC_IE_CTOEN_M 0x00010000U |
| #define | SDMMC_IE_CTOEN_S 16U |
| #define | SDMMC_IE_CTOEN_ENABLE 0x00010000U |
| #define | SDMMC_IE_CTOEN_MSK 0x00000000U |
| #define | SDMMC_IE_CCRCEN 0x00020000U |
| #define | SDMMC_IE_CCRCEN_M 0x00020000U |
| #define | SDMMC_IE_CCRCEN_S 17U |
| #define | SDMMC_IE_CCRCEN_ENABLE 0x00020000U |
| #define | SDMMC_IE_CCRCEN_MSK 0x00000000U |
| #define | SDMMC_IE_CEBEN 0x00040000U |
| #define | SDMMC_IE_CEBEN_M 0x00040000U |
| #define | SDMMC_IE_CEBEN_S 18U |
| #define | SDMMC_IE_CEBEN_ENABLE 0x00040000U |
| #define | SDMMC_IE_CEBEN_MSK 0x00000000U |
| #define | SDMMC_IE_CIEEN 0x00080000U |
| #define | SDMMC_IE_CIEEN_M 0x00080000U |
| #define | SDMMC_IE_CIEEN_S 19U |
| #define | SDMMC_IE_CIEEN_ENABLE 0x00080000U |
| #define | SDMMC_IE_CIEEN_MSK 0x00000000U |
| #define | SDMMC_IE_DTOEN 0x00100000U |
| #define | SDMMC_IE_DTOEN_M 0x00100000U |
| #define | SDMMC_IE_DTOEN_S 20U |
| #define | SDMMC_IE_DTOEN_ENABLE 0x00100000U |
| #define | SDMMC_IE_DTOEN_MSK 0x00000000U |
| #define | SDMMC_IE_DCRCEN 0x00200000U |
| #define | SDMMC_IE_DCRCEN_M 0x00200000U |
| #define | SDMMC_IE_DCRCEN_S 21U |
| #define | SDMMC_IE_DCRCEN_ENABLE 0x00200000U |
| #define | SDMMC_IE_DCRCEN_MSK 0x00000000U |
| #define | SDMMC_IE_DEBEN 0x00400000U |
| #define | SDMMC_IE_DEBEN_M 0x00400000U |
| #define | SDMMC_IE_DEBEN_S 22U |
| #define | SDMMC_IE_DEBEN_ENABLE 0x00400000U |
| #define | SDMMC_IE_DEBEN_MSK 0x00000000U |
| #define | SDMMC_IE_ACEEN 0x01000000U |
| #define | SDMMC_IE_ACEEN_M 0x01000000U |
| #define | SDMMC_IE_ACEEN_S 24U |
| #define | SDMMC_IE_ACEEN_ENABLE 0x01000000U |
| #define | SDMMC_IE_ACEEN_MSK 0x00000000U |
| #define | SDMMC_IE_ADMAEEN 0x02000000U |
| #define | SDMMC_IE_ADMAEEN_M 0x02000000U |
| #define | SDMMC_IE_ADMAEEN_S 25U |
| #define | SDMMC_IE_ADMAEEN_ENABLE 0x02000000U |
| #define | SDMMC_IE_ADMAEEN_MSK 0x00000000U |
| #define | SDMMC_IE_NOUSE1 0x04000000U |
| #define | SDMMC_IE_NOUSE1_M 0x04000000U |
| #define | SDMMC_IE_NOUSE1_S 26U |
| #define | SDMMC_IE_NOUSE1_MIN 0x00000000U |
| #define | SDMMC_IE_NOUSE1_MAX 0x04000000U |
| #define | SDMMC_IE_CERREN 0x10000000U |
| #define | SDMMC_IE_CERREN_M 0x10000000U |
| #define | SDMMC_IE_CERREN_S 28U |
| #define | SDMMC_IE_CERREN_ENABLE 0x10000000U |
| #define | SDMMC_IE_CERREN_MSK 0x00000000U |
| #define | SDMMC_IE_BADAEN 0x20000000U |
| #define | SDMMC_IE_BADAEN_M 0x20000000U |
| #define | SDMMC_IE_BADAEN_S 29U |
| #define | SDMMC_IE_BADAEN_ENABLE 0x20000000U |
| #define | SDMMC_IE_BADAEN_MSK 0x00000000U |
| #define | SDMMC_ISE_CCSEN 0x00000001U |
| #define | SDMMC_ISE_CCSEN_M 0x00000001U |
| #define | SDMMC_ISE_CCSEN_S 0U |
| #define | SDMMC_ISE_CCSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CCSEN_ENABLE 0x00000001U |
| #define | SDMMC_ISE_TCSEN 0x00000002U |
| #define | SDMMC_ISE_TCSEN_M 0x00000002U |
| #define | SDMMC_ISE_TCSEN_S 1U |
| #define | SDMMC_ISE_TCSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_TCSEN_ENABLE 0x00000002U |
| #define | SDMMC_ISE_BGESEN 0x00000004U |
| #define | SDMMC_ISE_BGESEN_M 0x00000004U |
| #define | SDMMC_ISE_BGESEN_S 2U |
| #define | SDMMC_ISE_BGESEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_BGESEN_ENABLE 0x00000004U |
| #define | SDMMC_ISE_DMASEN 0x00000008U |
| #define | SDMMC_ISE_DMASEN_M 0x00000008U |
| #define | SDMMC_ISE_DMASEN_S 3U |
| #define | SDMMC_ISE_DMASEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_DMASEN_ENABLE 0x00000008U |
| #define | SDMMC_ISE_BWRSEN 0x00000010U |
| #define | SDMMC_ISE_BWRSEN_M 0x00000010U |
| #define | SDMMC_ISE_BWRSEN_S 4U |
| #define | SDMMC_ISE_BWRSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_BWRSEN_ENABLE 0x00000010U |
| #define | SDMMC_ISE_BRRSEN 0x00000020U |
| #define | SDMMC_ISE_BRRSEN_M 0x00000020U |
| #define | SDMMC_ISE_BRRSEN_S 5U |
| #define | SDMMC_ISE_BRRSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_BRRSEN_ENABLE 0x00000020U |
| #define | SDMMC_ISE_CINSSEN 0x00000040U |
| #define | SDMMC_ISE_CINSSEN_M 0x00000040U |
| #define | SDMMC_ISE_CINSSEN_S 6U |
| #define | SDMMC_ISE_CINSSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CINSSEN_ENABLE 0x00000040U |
| #define | SDMMC_ISE_CREMSEN 0x00000080U |
| #define | SDMMC_ISE_CREMSEN_M 0x00000080U |
| #define | SDMMC_ISE_CREMSEN_S 7U |
| #define | SDMMC_ISE_CREMSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CREMSEN_ENABLE 0x00000080U |
| #define | SDMMC_ISE_CIRQSEN 0x00000100U |
| #define | SDMMC_ISE_CIRQSEN_M 0x00000100U |
| #define | SDMMC_ISE_CIRQSEN_S 8U |
| #define | SDMMC_ISE_CIRQSEN_ENABLE 0x00000100U |
| #define | SDMMC_ISE_CIRQSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_OBISEN 0x00000200U |
| #define | SDMMC_ISE_OBISEN_M 0x00000200U |
| #define | SDMMC_ISE_OBISEN_S 9U |
| #define | SDMMC_ISE_OBISEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_OBISEN_ENABLE 0x00000200U |
| #define | SDMMC_ISE_NOUSE0 0x00000400U |
| #define | SDMMC_ISE_NOUSE0_M 0x00000400U |
| #define | SDMMC_ISE_NOUSE0_S 10U |
| #define | SDMMC_ISE_NOUSE0_LOW 0x00000000U |
| #define | SDMMC_ISE_NOUSE0_HIGH 0x00000400U |
| #define | SDMMC_ISE_NULL 0x00008000U |
| #define | SDMMC_ISE_NULL_M 0x00008000U |
| #define | SDMMC_ISE_NULL_S 15U |
| #define | SDMMC_ISE_NULL_ENABLE 0x00008000U |
| #define | SDMMC_ISE_NULL_MSK 0x00000000U |
| #define | SDMMC_ISE_CTOSEN 0x00010000U |
| #define | SDMMC_ISE_CTOSEN_M 0x00010000U |
| #define | SDMMC_ISE_CTOSEN_S 16U |
| #define | SDMMC_ISE_CTOSEN_ENABLE 0x00010000U |
| #define | SDMMC_ISE_CTOSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CCRCSEN 0x00020000U |
| #define | SDMMC_ISE_CCRCSEN_M 0x00020000U |
| #define | SDMMC_ISE_CCRCSEN_S 17U |
| #define | SDMMC_ISE_CCRCSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CCRCSEN_ENABLE 0x00020000U |
| #define | SDMMC_ISE_CEBSEN 0x00040000U |
| #define | SDMMC_ISE_CEBSEN_M 0x00040000U |
| #define | SDMMC_ISE_CEBSEN_S 18U |
| #define | SDMMC_ISE_CEBSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CEBSEN_ENABLE 0x00040000U |
| #define | SDMMC_ISE_CIESEN 0x00080000U |
| #define | SDMMC_ISE_CIESEN_M 0x00080000U |
| #define | SDMMC_ISE_CIESEN_S 19U |
| #define | SDMMC_ISE_CIESEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CIESEN_ENABLE 0x00080000U |
| #define | SDMMC_ISE_DTOSEN 0x00100000U |
| #define | SDMMC_ISE_DTOSEN_M 0x00100000U |
| #define | SDMMC_ISE_DTOSEN_S 20U |
| #define | SDMMC_ISE_DTOSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_DTOSEN_ENABLE 0x00100000U |
| #define | SDMMC_ISE_DCRCSEN 0x00200000U |
| #define | SDMMC_ISE_DCRCSEN_M 0x00200000U |
| #define | SDMMC_ISE_DCRCSEN_S 21U |
| #define | SDMMC_ISE_DCRCSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_DCRCSEN_ENABLE 0x00200000U |
| #define | SDMMC_ISE_DEBSEN 0x00400000U |
| #define | SDMMC_ISE_DEBSEN_M 0x00400000U |
| #define | SDMMC_ISE_DEBSEN_S 22U |
| #define | SDMMC_ISE_DEBSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_DEBSEN_ENABLE 0x00400000U |
| #define | SDMMC_ISE_ACESEN 0x01000000U |
| #define | SDMMC_ISE_ACESEN_M 0x01000000U |
| #define | SDMMC_ISE_ACESEN_S 24U |
| #define | SDMMC_ISE_ACESEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_ACESEN_ENABLE 0x01000000U |
| #define | SDMMC_ISE_ADMAESEN 0x02000000U |
| #define | SDMMC_ISE_ADMAESEN_M 0x02000000U |
| #define | SDMMC_ISE_ADMAESEN_S 25U |
| #define | SDMMC_ISE_ADMAESEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_ADMAESEN_ENABLE 0x02000000U |
| #define | SDMMC_ISE_NOUSE1 0x04000000U |
| #define | SDMMC_ISE_NOUSE1_M 0x04000000U |
| #define | SDMMC_ISE_NOUSE1_S 26U |
| #define | SDMMC_ISE_NOUSE1_LOW 0x00000000U |
| #define | SDMMC_ISE_NOUSE1_HIGH 0x04000000U |
| #define | SDMMC_ISE_CERRSEN 0x10000000U |
| #define | SDMMC_ISE_CERRSEN_M 0x10000000U |
| #define | SDMMC_ISE_CERRSEN_S 28U |
| #define | SDMMC_ISE_CERRSEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_CERRSEN_ENABLE 0x10000000U |
| #define | SDMMC_ISE_BADASEN 0x20000000U |
| #define | SDMMC_ISE_BADASEN_M 0x20000000U |
| #define | SDMMC_ISE_BADASEN_S 29U |
| #define | SDMMC_ISE_BADASEN_DISABLE 0x00000000U |
| #define | SDMMC_ISE_BADASEN_ENABLE 0x20000000U |
| #define | SDMMC_AC12_ACNE 0x00000001U |
| #define | SDMMC_AC12_ACNE_M 0x00000001U |
| #define | SDMMC_AC12_ACNE_S 0U |
| #define | SDMMC_AC12_ACNE_NOERR 0x00000000U |
| #define | SDMMC_AC12_ACNE_ERR 0x00000001U |
| #define | SDMMC_AC12_ACTO 0x00000002U |
| #define | SDMMC_AC12_ACTO_M 0x00000002U |
| #define | SDMMC_AC12_ACTO_S 1U |
| #define | SDMMC_AC12_ACTO_NOERR 0x00000000U |
| #define | SDMMC_AC12_ACTO_ERR 0x00000002U |
| #define | SDMMC_AC12_ACCE 0x00000004U |
| #define | SDMMC_AC12_ACCE_M 0x00000004U |
| #define | SDMMC_AC12_ACCE_S 2U |
| #define | SDMMC_AC12_ACCE_NOERR 0x00000000U |
| #define | SDMMC_AC12_ACCE_ERR 0x00000004U |
| #define | SDMMC_AC12_ACEB 0x00000008U |
| #define | SDMMC_AC12_ACEB_M 0x00000008U |
| #define | SDMMC_AC12_ACEB_S 3U |
| #define | SDMMC_AC12_ACEB_NOERR 0x00000000U |
| #define | SDMMC_AC12_ACEB_ERR 0x00000008U |
| #define | SDMMC_AC12_ACIE 0x00000010U |
| #define | SDMMC_AC12_ACIE_M 0x00000010U |
| #define | SDMMC_AC12_ACIE_S 4U |
| #define | SDMMC_AC12_ACIE_NOERR 0x00000000U |
| #define | SDMMC_AC12_ACIE_ERR 0x00000010U |
| #define | SDMMC_AC12_CNI 0x00000080U |
| #define | SDMMC_AC12_CNI_M 0x00000080U |
| #define | SDMMC_AC12_CNI_S 7U |
| #define | SDMMC_AC12_CNI_NOERR 0x00000000U |
| #define | SDMMC_AC12_CNI_ERR 0x00000080U |
| #define | SDMMC_AC12_UHSMS_W 3U |
| #define | SDMMC_AC12_UHSMS_M 0x00070000U |
| #define | SDMMC_AC12_UHSMS_S 16U |
| #define | SDMMC_AC12_UHSMS_SDR12 0x00000000U |
| #define | SDMMC_AC12_UHSMS_SDR25 0x00010000U |
| #define | SDMMC_AC12_UHSMS_SDR50 0x00020000U |
| #define | SDMMC_AC12_UHSMS_SDR104 0x00030000U |
| #define | SDMMC_AC12_UHSMS_DDR50 0x00040000U |
| #define | SDMMC_AC12_V1P8SEN 0x00080000U |
| #define | SDMMC_AC12_V1P8SEN_M 0x00080000U |
| #define | SDMMC_AC12_V1P8SEN_S 19U |
| #define | SDMMC_AC12_V1P8SEN_DISABLE 0x00000000U |
| #define | SDMMC_AC12_V1P8SEN_ENABLE 0x00080000U |
| #define | SDMMC_AC12_DSSEL_W 2U |
| #define | SDMMC_AC12_DSSEL_M 0x00300000U |
| #define | SDMMC_AC12_DSSEL_S 20U |
| #define | SDMMC_AC12_DSSEL_TYPE_B 0x00000000U |
| #define | SDMMC_AC12_DSSEL_TYPE_A 0x00100000U |
| #define | SDMMC_AC12_DSSEL_TYPE_C 0x00200000U |
| #define | SDMMC_AC12_DSSEL_TYPE_D 0x00300000U |
| #define | SDMMC_AC12_NOUSE0_W 2U |
| #define | SDMMC_AC12_NOUSE0_M 0x00C00000U |
| #define | SDMMC_AC12_NOUSE0_S 22U |
| #define | SDMMC_AC12_NOUSE0_LOW 0x00000000U |
| #define | SDMMC_AC12_NOUSE0_HIGH 0x00400000U |
| #define | SDMMC_AC12_AIEN 0x40000000U |
| #define | SDMMC_AC12_AIEN_M 0x40000000U |
| #define | SDMMC_AC12_AIEN_S 30U |
| #define | SDMMC_AC12_AIEN_DISABLE 0x00000000U |
| #define | SDMMC_AC12_AIEN_ENABLE 0x40000000U |
| #define | SDMMC_AC12_NOUSE1 0x80000000U |
| #define | SDMMC_AC12_NOUSE1_M 0x80000000U |
| #define | SDMMC_AC12_NOUSE1_S 31U |
| #define | SDMMC_AC12_NOUSE1_LOW 0x00000000U |
| #define | SDMMC_AC12_NOUSE1_HIGH 0x80000000U |
| #define | SDMMC_CAPA_TCF_W 6U |
| #define | SDMMC_CAPA_TCF_M 0x0000003FU |
| #define | SDMMC_CAPA_TCF_S 0U |
| #define | SDMMC_CAPA_TCF_MINIMUM 0x00000000U |
| #define | SDMMC_CAPA_TCF_MAXIMUM 0x0000003FU |
| #define | SDMMC_CAPA_TCU 0x00000080U |
| #define | SDMMC_CAPA_TCU_M 0x00000080U |
| #define | SDMMC_CAPA_TCU_S 7U |
| #define | SDMMC_CAPA_TCU_KHZ 0x00000000U |
| #define | SDMMC_CAPA_TCU_MHZ 0x00000080U |
| #define | SDMMC_CAPA_BCF_W 6U |
| #define | SDMMC_CAPA_BCF_M 0x00003F00U |
| #define | SDMMC_CAPA_BCF_S 8U |
| #define | SDMMC_CAPA_BCF_MINIMUM 0x00000000U |
| #define | SDMMC_CAPA_BCF_MAXIMUM 0x00003F00U |
| #define | SDMMC_CAPA_MBL_W 2U |
| #define | SDMMC_CAPA_MBL_M 0x00030000U |
| #define | SDMMC_CAPA_MBL_S 16U |
| #define | SDMMC_CAPA_MBL_MINIMUM 0x00000000U |
| #define | SDMMC_CAPA_MBL_MAXIMUM 0x00030000U |
| #define | SDMMC_CAPA_AD2S 0x00080000U |
| #define | SDMMC_CAPA_AD2S_M 0x00080000U |
| #define | SDMMC_CAPA_AD2S_S 19U |
| #define | SDMMC_CAPA_AD2S_SUPPORT 0x00080000U |
| #define | SDMMC_CAPA_AD2S_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_HSS 0x00200000U |
| #define | SDMMC_CAPA_HSS_M 0x00200000U |
| #define | SDMMC_CAPA_HSS_S 21U |
| #define | SDMMC_CAPA_HSS_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_HSS_SUPPORT 0x00200000U |
| #define | SDMMC_CAPA_DS 0x00400000U |
| #define | SDMMC_CAPA_DS_M 0x00400000U |
| #define | SDMMC_CAPA_DS_S 22U |
| #define | SDMMC_CAPA_DS_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_DS_SUPPORT 0x00400000U |
| #define | SDMMC_CAPA_SRS 0x00800000U |
| #define | SDMMC_CAPA_SRS_M 0x00800000U |
| #define | SDMMC_CAPA_SRS_S 23U |
| #define | SDMMC_CAPA_SRS_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_SRS_SUPPORT 0x00800000U |
| #define | SDMMC_CAPA_VS33 0x01000000U |
| #define | SDMMC_CAPA_VS33_M 0x01000000U |
| #define | SDMMC_CAPA_VS33_S 24U |
| #define | SDMMC_CAPA_VS33_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_VS33_SUPPORT 0x01000000U |
| #define | SDMMC_CAPA_VS30 0x02000000U |
| #define | SDMMC_CAPA_VS30_M 0x02000000U |
| #define | SDMMC_CAPA_VS30_S 25U |
| #define | SDMMC_CAPA_VS30_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_VS30_SUPPORT 0x02000000U |
| #define | SDMMC_CAPA_VS18 0x04000000U |
| #define | SDMMC_CAPA_VS18_M 0x04000000U |
| #define | SDMMC_CAPA_VS18_S 26U |
| #define | SDMMC_CAPA_VS18_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_VS18_SUPPORT 0x04000000U |
| #define | SDMMC_CAPA_BUS64BIT 0x10000000U |
| #define | SDMMC_CAPA_BUS64BIT_M 0x10000000U |
| #define | SDMMC_CAPA_BUS64BIT_S 28U |
| #define | SDMMC_CAPA_BUS64BIT_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_BUS64BIT_SUPPORT 0x10000000U |
| #define | SDMMC_CAPA_AIS 0x20000000U |
| #define | SDMMC_CAPA_AIS_M 0x20000000U |
| #define | SDMMC_CAPA_AIS_S 29U |
| #define | SDMMC_CAPA_AIS_NOSUPPORT 0x00000000U |
| #define | SDMMC_CAPA_AIS_SUPPORT 0x20000000U |
| #define | SDMMC_CURCAPA_CUR33_W 8U |
| #define | SDMMC_CURCAPA_CUR33_M 0x000000FFU |
| #define | SDMMC_CURCAPA_CUR33_S 0U |
| #define | SDMMC_CURCAPA_CUR33_MINIMUM 0x00000000U |
| #define | SDMMC_CURCAPA_CUR33_MAXIMUM 0x000000FFU |
| #define | SDMMC_CURCAPA_CUR30_W 8U |
| #define | SDMMC_CURCAPA_CUR30_M 0x0000FF00U |
| #define | SDMMC_CURCAPA_CUR30_S 8U |
| #define | SDMMC_CURCAPA_CUR30_MINIMUM 0x00000000U |
| #define | SDMMC_CURCAPA_CUR30_MAXIMUM 0x0000FF00U |
| #define | SDMMC_CURCAPA_CUR18_W 8U |
| #define | SDMMC_CURCAPA_CUR18_M 0x00FF0000U |
| #define | SDMMC_CURCAPA_CUR18_S 16U |
| #define | SDMMC_CURCAPA_CUR18_MINIMUM 0x00000000U |
| #define | SDMMC_CURCAPA_CUR18_MAXIMUM 0x00FF0000U |
| #define | SDMMC_REV_SIS 0x00000001U |
| #define | SDMMC_REV_SIS_M 0x00000001U |
| #define | SDMMC_REV_SIS_S 0U |
| #define | SDMMC_REV_SIS_NOINT 0x00000000U |
| #define | SDMMC_REV_SIS_INT 0x00000001U |
| #define | SDMMC_REV_SREV_W 8U |
| #define | SDMMC_REV_SREV_M 0x00FF0000U |
| #define | SDMMC_REV_SREV_S 16U |
| #define | SDMMC_REV_SREV_MINIMUM 0x00000000U |
| #define | SDMMC_REV_SREV_MAXIMUM 0x00FF0000U |
| #define | SDMMC_REV_VREV_W 8U |
| #define | SDMMC_REV_VREV_M 0xFF000000U |
| #define | SDMMC_REV_VREV_S 24U |
| #define | SDMMC_REV_VREV_MINIMUM 0x00000000U |
| #define | SDMMC_REV_VREV_MAXIMUM 0xFF000000U |
| #define | SDMMC_FE_ACNE 0x00000001U |
| #define | SDMMC_FE_ACNE_M 0x00000001U |
| #define | SDMMC_FE_ACNE_S 0U |
| #define | SDMMC_FE_ACNE_NOINT 0x00000000U |
| #define | SDMMC_FE_ACNE_INT 0x00000001U |
| #define | SDMMC_FE_ACTO 0x00000002U |
| #define | SDMMC_FE_ACTO_M 0x00000002U |
| #define | SDMMC_FE_ACTO_S 1U |
| #define | SDMMC_FE_ACTO_NOINT 0x00000000U |
| #define | SDMMC_FE_ACTO_INT 0x00000002U |
| #define | SDMMC_FE_ACCE 0x00000004U |
| #define | SDMMC_FE_ACCE_M 0x00000004U |
| #define | SDMMC_FE_ACCE_S 2U |
| #define | SDMMC_FE_ACCE_NOINT 0x00000000U |
| #define | SDMMC_FE_ACCE_INT 0x00000004U |
| #define | SDMMC_FE_ACEB 0x00000008U |
| #define | SDMMC_FE_ACEB_M 0x00000008U |
| #define | SDMMC_FE_ACEB_S 3U |
| #define | SDMMC_FE_ACEB_NOINT 0x00000000U |
| #define | SDMMC_FE_ACEB_INT 0x00000008U |
| #define | SDMMC_FE_ACIE 0x00000010U |
| #define | SDMMC_FE_ACIE_M 0x00000010U |
| #define | SDMMC_FE_ACIE_S 4U |
| #define | SDMMC_FE_ACIE_NOINT 0x00000000U |
| #define | SDMMC_FE_ACIE_INT 0x00000010U |
| #define | SDMMC_FE_CNI 0x00000080U |
| #define | SDMMC_FE_CNI_M 0x00000080U |
| #define | SDMMC_FE_CNI_S 7U |
| #define | SDMMC_FE_CNI_NOINT 0x00000000U |
| #define | SDMMC_FE_CNI_INT 0x00000080U |
| #define | SDMMC_FE_CTO 0x00010000U |
| #define | SDMMC_FE_CTO_M 0x00010000U |
| #define | SDMMC_FE_CTO_S 16U |
| #define | SDMMC_FE_CTO_NOINT 0x00000000U |
| #define | SDMMC_FE_CTO_INT 0x00010000U |
| #define | SDMMC_FE_CCRC 0x00020000U |
| #define | SDMMC_FE_CCRC_M 0x00020000U |
| #define | SDMMC_FE_CCRC_S 17U |
| #define | SDMMC_FE_CCRC_NOINT 0x00000000U |
| #define | SDMMC_FE_CCRC_INT 0x00020000U |
| #define | SDMMC_FE_CEB 0x00040000U |
| #define | SDMMC_FE_CEB_M 0x00040000U |
| #define | SDMMC_FE_CEB_S 18U |
| #define | SDMMC_FE_CEB_NOINT 0x00000000U |
| #define | SDMMC_FE_CEB_INT 0x00040000U |
| #define | SDMMC_FE_CIE 0x00080000U |
| #define | SDMMC_FE_CIE_M 0x00080000U |
| #define | SDMMC_FE_CIE_S 19U |
| #define | SDMMC_FE_CIE_NOINT 0x00000000U |
| #define | SDMMC_FE_CIE_INT 0x00080000U |
| #define | SDMMC_FE_DTO 0x00100000U |
| #define | SDMMC_FE_DTO_M 0x00100000U |
| #define | SDMMC_FE_DTO_S 20U |
| #define | SDMMC_FE_DTO_NOINT 0x00000000U |
| #define | SDMMC_FE_DTO_INT 0x00100000U |
| #define | SDMMC_FE_DCRC 0x00200000U |
| #define | SDMMC_FE_DCRC_M 0x00200000U |
| #define | SDMMC_FE_DCRC_S 21U |
| #define | SDMMC_FE_DCRC_NOINT 0x00000000U |
| #define | SDMMC_FE_DCRC_INT 0x00200000U |
| #define | SDMMC_FE_DEB 0x00400000U |
| #define | SDMMC_FE_DEB_M 0x00400000U |
| #define | SDMMC_FE_DEB_S 22U |
| #define | SDMMC_FE_DEB_NOINT 0x00000000U |
| #define | SDMMC_FE_DEB_INT 0x00400000U |
| #define | SDMMC_FE_ACE 0x01000000U |
| #define | SDMMC_FE_ACE_M 0x01000000U |
| #define | SDMMC_FE_ACE_S 24U |
| #define | SDMMC_FE_ACE_NOINT 0x00000000U |
| #define | SDMMC_FE_ACE_INT 0x01000000U |
| #define | SDMMC_FE_CERR 0x10000000U |
| #define | SDMMC_FE_CERR_M 0x10000000U |
| #define | SDMMC_FE_CERR_S 28U |
| #define | SDMMC_FE_CERR_NOINT 0x00000000U |
| #define | SDMMC_FE_CERR_INT 0x10000000U |
| #define | SDMMC_FE_BADA 0x20000000U |
| #define | SDMMC_FE_BADA_M 0x20000000U |
| #define | SDMMC_FE_BADA_S 29U |
| #define | SDMMC_FE_BADA_NOINT 0x00000000U |
| #define | SDMMC_FE_BADA_INT 0x20000000U |
| #define | SDMMC_TPSEL_VAL 0x00000001U |
| #define | SDMMC_TPSEL_VAL_M 0x00000001U |
| #define | SDMMC_TPSEL_VAL_S 0U |
| #define | SDMMC_TPSEL_VAL_TEST_PORT1 0x00000000U |
| #define | SDMMC_TPSEL_VAL_TEST_PORT2 0x00000001U |
| #define | SDMMC_DMAMODE_VAL 0x00000001U |
| #define | SDMMC_DMAMODE_VAL_M 0x00000001U |
| #define | SDMMC_DMAMODE_VAL_S 0U |
| #define | SDMMC_DMAMODE_VAL_DISABLE 0x00000000U |
| #define | SDMMC_DMAMODE_VAL_ENABLE 0x00000001U |
| #define | SDMMC_DMAIND_VAL 0x00000001U |
| #define | SDMMC_DMAIND_VAL_M 0x00000001U |
| #define | SDMMC_DMAIND_VAL_S 0U |
| #define | SDMMC_DMAIND_VAL_DMA_BLK 0x00000000U |
| #define | SDMMC_DMAIND_VAL_DMA_JOB 0x00000001U |
| #define | SDMMC_CLKSEL_VAL 0x00000001U |
| #define | SDMMC_CLKSEL_VAL_M 0x00000001U |
| #define | SDMMC_CLKSEL_VAL_S 0U |
| #define | SDMMC_CLKSEL_VAL_SYNC 0x00000000U |
| #define | SDMMC_CLKSEL_VAL_ASYNC 0x00000001U |
| #define | SDMMC_EVTMODE_INT0CFG_W 2U |
| #define | SDMMC_EVTMODE_INT0CFG_M 0x00000003U |
| #define | SDMMC_EVTMODE_INT0CFG_S 0U |
| #define | SDMMC_EVTMODE_INT0CFG_DISABLE 0x00000000U |
| #define | SDMMC_EVTMODE_INT0CFG_SOFTWARE 0x00000001U |
| #define | SDMMC_EVTMODE_INT0CFG_HARDWARE 0x00000002U |
| #define | SDMMC_DESC_MINREV_W 4U |
| #define | SDMMC_DESC_MINREV_M 0x0000000FU |
| #define | SDMMC_DESC_MINREV_S 0U |
| #define | SDMMC_DESC_MINREV_MINIMUM 0x00000000U |
| #define | SDMMC_DESC_MINREV_MAXIMUM 0x0000000FU |
| #define | SDMMC_DESC_MAJREV_W 4U |
| #define | SDMMC_DESC_MAJREV_M 0x000000F0U |
| #define | SDMMC_DESC_MAJREV_S 4U |
| #define | SDMMC_DESC_MAJREV_MINIMUM 0x00000000U |
| #define | SDMMC_DESC_MAJREV_MAXIMUM 0x000000F0U |
| #define | SDMMC_DESC_INSTNUM_W 4U |
| #define | SDMMC_DESC_INSTNUM_M 0x00000F00U |
| #define | SDMMC_DESC_INSTNUM_S 8U |
| #define | SDMMC_DESC_INSTNUM_MINIMUM 0x00000000U |
| #define | SDMMC_DESC_INSTNUM_MAXIMUM 0x00000F00U |
| #define | SDMMC_DESC_FEATURST_W 4U |
| #define | SDMMC_DESC_FEATURST_M 0x0000F000U |
| #define | SDMMC_DESC_FEATURST_S 12U |
| #define | SDMMC_DESC_FEATURST_MINIMUM 0x00000000U |
| #define | SDMMC_DESC_FEATURST_MAXIMUM 0x0000F000U |
| #define | SDMMC_DESC_MODULEID_W 16U |
| #define | SDMMC_DESC_MODULEID_M 0xFFFF0000U |
| #define | SDMMC_DESC_MODULEID_S 16U |
| #define | SDMMC_DESC_MODULEID_MINIMUM 0x00000000U |
| #define | SDMMC_DESC_MODULEID_MAXIMUM 0xFFFF0000U |
| #define | SDMMC_SDMMCSTAT_STATE 0x00000001U |
| #define | SDMMC_SDMMCSTAT_STATE_M 0x00000001U |
| #define | SDMMC_SDMMCSTAT_STATE_S 0U |
| #define | SDMMC_SDMMCSTAT_STATE_NORMAL 0x00000000U |
| #define | SDMMC_SDMMCSTAT_STATE_ACTIVE 0x00000001U |
| #define | SDMMC_BUFIF_DATA_W 32U |
| #define | SDMMC_BUFIF_DATA_M 0xFFFFFFFFU |
| #define | SDMMC_BUFIF_DATA_S 0U |
| #define | SDMMC_BUFIF_DATA_MINIMUM 0x00000000U |
| #define | SDMMC_BUFIF_DATA_MAXIMUM 0xFFFFFFFFU |
| #define | SDMMC_CLKCFG_EN 0x00000001U |
| #define | SDMMC_CLKCFG_EN_M 0x00000001U |
| #define | SDMMC_CLKCFG_EN_S 0U |
| #define SDMMC_O_SYSCFG 0x00000110U |
| #define SDMMC_O_SYSSTA 0x00000114U |
| #define SDMMC_O_CSRE 0x00000124U |
| #define SDMMC_O_SYSTEST 0x00000128U |
| #define SDMMC_O_CON 0x0000012CU |
| #define SDMMC_O_PWCNT 0x00000130U |
| #define SDMMC_O_SDMASA 0x00000200U |
| #define SDMMC_O_BLK 0x00000204U |
| #define SDMMC_O_ARG 0x00000208U |
| #define SDMMC_O_CMD 0x0000020CU |
| #define SDMMC_O_RSP10 0x00000210U |
| #define SDMMC_O_RSP32 0x00000214U |
| #define SDMMC_O_RSP54 0x00000218U |
| #define SDMMC_O_RSP76 0x0000021CU |
| #define SDMMC_O_DATA 0x00000220U |
| #define SDMMC_O_PSTATE 0x00000224U |
| #define SDMMC_O_HCTL 0x00000228U |
| #define SDMMC_O_SYSCTL 0x0000022CU |
| #define SDMMC_O_STAT 0x00000230U |
| #define SDMMC_O_IE 0x00000234U |
| #define SDMMC_O_ISE 0x00000238U |
| #define SDMMC_O_AC12 0x0000023CU |
| #define SDMMC_O_CAPA 0x00000240U |
| #define SDMMC_O_CURCAPA 0x00000248U |
| #define SDMMC_O_REV 0x000002FCU |
| #define SDMMC_O_FE 0x00000250U |
| #define SDMMC_O_TPSEL 0x00001040U |
| #define SDMMC_O_DMAMODE 0x00001048U |
| #define SDMMC_O_DMAIND 0x00001050U |
| #define SDMMC_O_CLKSEL 0x00001054U |
| #define SDMMC_O_EVTMODE 0x000010E0U |
| #define SDMMC_O_DESC 0x000010FCU |
| #define SDMMC_O_SDMMCSTAT 0x00001100U |
| #define SDMMC_O_BUFIF 0x00001110U |
| #define SDMMC_O_CLKCFG 0x00004000U |
| #define SDMMC_SYSCFG_AUTOIDLE 0x00000001U |
| #define SDMMC_SYSCFG_AUTOIDLE_M 0x00000001U |
| #define SDMMC_SYSCFG_AUTOIDLE_S 0U |
| #define SDMMC_SYSCFG_AUTOIDLE_OFF 0x00000000U |
| #define SDMMC_SYSCFG_AUTOIDLE_ON 0x00000001U |
| #define SDMMC_SYSCFG_SOFTRST 0x00000002U |
| #define SDMMC_SYSCFG_SOFTRST_M 0x00000002U |
| #define SDMMC_SYSCFG_SOFTRST_S 1U |
| #define SDMMC_SYSCFG_WUEN 0x00000004U |
| #define SDMMC_SYSCFG_WUEN_M 0x00000004U |
| #define SDMMC_SYSCFG_WUEN_S 2U |
| #define SDMMC_SYSCFG_WUEN_OFF 0x00000000U |
| #define SDMMC_SYSCFG_WUEN_EN 0x00000004U |
| #define SDMMC_SYSCFG_SIDLEMODE_W 2U |
| #define SDMMC_SYSCFG_SIDLEMODE_M 0x00000018U |
| #define SDMMC_SYSCFG_SIDLEMODE_S 3U |
| #define SDMMC_SYSCFG_CLKIDLECFG_W 2U |
| #define SDMMC_SYSCFG_CLKIDLECFG_M 0x00000300U |
| #define SDMMC_SYSCFG_CLKIDLECFG_S 8U |
| #define SDMMC_SYSCFG_CLKIDLECFG_OFF 0x00000000U |
| #define SDMMC_SYSCFG_CLKIDLECFG_INT 0x00000100U |
| #define SDMMC_SYSCFG_CLKIDLECFG_FUNC 0x00000200U |
| #define SDMMC_SYSCFG_CLKIDLECFG_ALL 0x00000300U |
| #define SDMMC_SYSSTA_RSTDONE 0x00000001U |
| #define SDMMC_SYSSTA_RSTDONE_M 0x00000001U |
| #define SDMMC_SYSSTA_RSTDONE_S 0U |
| #define SDMMC_SYSSTA_RSTDONE_ONGOING 0x00000000U |
| #define SDMMC_SYSSTA_RSTDONE_COMPLETE 0x00000001U |
| #define SDMMC_CSRE_STA_W 32U |
| #define SDMMC_CSRE_STA_M 0xFFFFFFFFU |
| #define SDMMC_CSRE_STA_S 0U |
| #define SDMMC_CSRE_STA_MINIMUM 0x00000000U |
| #define SDMMC_CSRE_STA_MAXIMUM 0xFFFFFFFFU |
| #define SDMMC_SYSTEST_MCKD 0x00000001U |
| #define SDMMC_SYSTEST_MCKD_M 0x00000001U |
| #define SDMMC_SYSTEST_MCKD_S 0U |
| #define SDMMC_SYSTEST_MCKD_LOW 0x00000000U |
| #define SDMMC_SYSTEST_MCKD_HIGH 0x00000001U |
| #define SDMMC_SYSTEST_CDIR 0x00000002U |
| #define SDMMC_SYSTEST_CDIR_M 0x00000002U |
| #define SDMMC_SYSTEST_CDIR_S 1U |
| #define SDMMC_SYSTEST_CDIR_OUT 0x00000000U |
| #define SDMMC_SYSTEST_CDIR_IN 0x00000002U |
| #define SDMMC_SYSTEST_CDAT 0x00000004U |
| #define SDMMC_SYSTEST_CDAT_M 0x00000004U |
| #define SDMMC_SYSTEST_CDAT_S 2U |
| #define SDMMC_SYSTEST_CDAT_LOW 0x00000000U |
| #define SDMMC_SYSTEST_CDAT_HIGH 0x00000004U |
| #define SDMMC_SYSTEST_DDIR 0x00000008U |
| #define SDMMC_SYSTEST_DDIR_M 0x00000008U |
| #define SDMMC_SYSTEST_DDIR_S 3U |
| #define SDMMC_SYSTEST_DDIR_OUT 0x00000000U |
| #define SDMMC_SYSTEST_DDIR_IN 0x00000008U |
| #define SDMMC_SYSTEST_D0D 0x00000010U |
| #define SDMMC_SYSTEST_D0D_M 0x00000010U |
| #define SDMMC_SYSTEST_D0D_S 4U |
| #define SDMMC_SYSTEST_D0D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D0D_HIGH 0x00000010U |
| #define SDMMC_SYSTEST_D1D 0x00000020U |
| #define SDMMC_SYSTEST_D1D_M 0x00000020U |
| #define SDMMC_SYSTEST_D1D_S 5U |
| #define SDMMC_SYSTEST_D1D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D1D_HIGH 0x00000020U |
| #define SDMMC_SYSTEST_D2D 0x00000040U |
| #define SDMMC_SYSTEST_D2D_M 0x00000040U |
| #define SDMMC_SYSTEST_D2D_S 6U |
| #define SDMMC_SYSTEST_D2D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D2D_HIGH 0x00000040U |
| #define SDMMC_SYSTEST_D3D 0x00000080U |
| #define SDMMC_SYSTEST_D3D_M 0x00000080U |
| #define SDMMC_SYSTEST_D3D_S 7U |
| #define SDMMC_SYSTEST_D3D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D3D_HIGH 0x00000080U |
| #define SDMMC_SYSTEST_D4D 0x00000100U |
| #define SDMMC_SYSTEST_D4D_M 0x00000100U |
| #define SDMMC_SYSTEST_D4D_S 8U |
| #define SDMMC_SYSTEST_D4D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D4D_HIGH 0x00000100U |
| #define SDMMC_SYSTEST_D5D 0x00000200U |
| #define SDMMC_SYSTEST_D5D_M 0x00000200U |
| #define SDMMC_SYSTEST_D5D_S 9U |
| #define SDMMC_SYSTEST_D5D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D5D_HIGH 0x00000200U |
| #define SDMMC_SYSTEST_D6D 0x00000400U |
| #define SDMMC_SYSTEST_D6D_M 0x00000400U |
| #define SDMMC_SYSTEST_D6D_S 10U |
| #define SDMMC_SYSTEST_D6D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D6D_HIGH 0x00000400U |
| #define SDMMC_SYSTEST_D7D 0x00000800U |
| #define SDMMC_SYSTEST_D7D_M 0x00000800U |
| #define SDMMC_SYSTEST_D7D_S 11U |
| #define SDMMC_SYSTEST_D7D_LOW 0x00000000U |
| #define SDMMC_SYSTEST_D7D_HIGH 0x00000800U |
| #define SDMMC_SYSTEST_SSB 0x00001000U |
| #define SDMMC_SYSTEST_SSB_M 0x00001000U |
| #define SDMMC_SYSTEST_SSB_S 12U |
| #define SDMMC_SYSTEST_SSB_LOW 0x00000000U |
| #define SDMMC_SYSTEST_SSB_HIGH 0x00001000U |
| #define SDMMC_SYSTEST_WAKD 0x00002000U |
| #define SDMMC_SYSTEST_WAKD_M 0x00002000U |
| #define SDMMC_SYSTEST_WAKD_S 13U |
| #define SDMMC_SYSTEST_WAKD_LOW 0x00000000U |
| #define SDMMC_SYSTEST_WAKD_HIGH 0x00002000U |
| #define SDMMC_SYSTEST_SDWP 0x00004000U |
| #define SDMMC_SYSTEST_SDWP_M 0x00004000U |
| #define SDMMC_SYSTEST_SDWP_S 14U |
| #define SDMMC_SYSTEST_SDWP_LOW 0x00000000U |
| #define SDMMC_SYSTEST_SDWP_HIGH 0x00004000U |
| #define SDMMC_SYSTEST_SDCD 0x00008000U |
| #define SDMMC_SYSTEST_SDCD_M 0x00008000U |
| #define SDMMC_SYSTEST_SDCD_S 15U |
| #define SDMMC_SYSTEST_SDCD_LOW 0x00000000U |
| #define SDMMC_SYSTEST_SDCD_HIGH 0x00008000U |
| #define SDMMC_SYSTEST_OBI 0x00010000U |
| #define SDMMC_SYSTEST_OBI_M 0x00010000U |
| #define SDMMC_SYSTEST_OBI_S 16U |
| #define SDMMC_CON_OD 0x00000001U |
| #define SDMMC_CON_OD_M 0x00000001U |
| #define SDMMC_CON_OD_S 0U |
| #define SDMMC_CON_OD_OFF 0x00000000U |
| #define SDMMC_CON_OD_ON 0x00000001U |
| #define SDMMC_CON_INIT 0x00000002U |
| #define SDMMC_CON_INIT_M 0x00000002U |
| #define SDMMC_CON_INIT_S 1U |
| #define SDMMC_CON_INIT_OFF 0x00000000U |
| #define SDMMC_CON_INIT_ON 0x00000002U |
| #define SDMMC_CON_HR 0x00000004U |
| #define SDMMC_CON_HR_M 0x00000004U |
| #define SDMMC_CON_HR_S 2U |
| #define SDMMC_CON_HR_OFF 0x00000000U |
| #define SDMMC_CON_HR_ON 0x00000004U |
| #define SDMMC_CON_STR 0x00000008U |
| #define SDMMC_CON_STR_M 0x00000008U |
| #define SDMMC_CON_STR_S 3U |
| #define SDMMC_CON_STR_BLOCK 0x00000000U |
| #define SDMMC_CON_STR_STREAM 0x00000008U |
| #define SDMMC_CON_MODE 0x00000010U |
| #define SDMMC_CON_MODE_M 0x00000010U |
| #define SDMMC_CON_MODE_S 4U |
| #define SDMMC_CON_MODE_FUNC 0x00000000U |
| #define SDMMC_CON_MODE_SYSTST 0x00000010U |
| #define SDMMC_CON_DW8 0x00000020U |
| #define SDMMC_CON_DW8_M 0x00000020U |
| #define SDMMC_CON_DW8_S 5U |
| #define SDMMC_CON_DW8__1OR4BIT 0x00000000U |
| #define SDMMC_CON_DW8__8BIT 0x00000020U |
| #define SDMMC_CON_MIT 0x00000040U |
| #define SDMMC_CON_MIT_M 0x00000040U |
| #define SDMMC_CON_MIT_S 6U |
| #define SDMMC_CON_MIT_OFF 0x00000000U |
| #define SDMMC_CON_MIT_ON 0x00000040U |
| #define SDMMC_CON_CDP 0x00000080U |
| #define SDMMC_CON_CDP_M 0x00000080U |
| #define SDMMC_CON_CDP_S 7U |
| #define SDMMC_CON_CDP_LOW 0x00000000U |
| #define SDMMC_CON_CDP_HIGH 0x00000080U |
| #define SDMMC_CON_WPP 0x00000100U |
| #define SDMMC_CON_WPP_M 0x00000100U |
| #define SDMMC_CON_WPP_S 8U |
| #define SDMMC_CON_WPP_LOW 0x00000000U |
| #define SDMMC_CON_WPP_HIGH 0x00000100U |
| #define SDMMC_CON_DVAL_W 2U |
| #define SDMMC_CON_DVAL_M 0x00000600U |
| #define SDMMC_CON_DVAL_S 9U |
| #define SDMMC_CON_DVAL_DEB0 0x00000000U |
| #define SDMMC_CON_DVAL_DEB1 0x00000200U |
| #define SDMMC_CON_DVAL_DEB2 0x00000400U |
| #define SDMMC_CON_DVAL_DEB3 0x00000600U |
| #define SDMMC_CON_CTPL 0x00000800U |
| #define SDMMC_CON_CTPL_M 0x00000800U |
| #define SDMMC_CON_CTPL_S 11U |
| #define SDMMC_CON_CTPL_ALL 0x00000000U |
| #define SDMMC_CON_CTPL_NOTDAT1 0x00000800U |
| #define SDMMC_CON_CEATA 0x00001000U |
| #define SDMMC_CON_CEATA_M 0x00001000U |
| #define SDMMC_CON_CEATA_S 12U |
| #define SDMMC_CON_CEATA_STANDARD 0x00000000U |
| #define SDMMC_CON_CEATA_CEATA 0x00001000U |
| #define SDMMC_CON_OBIP 0x00002000U |
| #define SDMMC_CON_OBIP_M 0x00002000U |
| #define SDMMC_CON_OBIP_S 13U |
| #define SDMMC_CON_OBIP_MIN 0x00000000U |
| #define SDMMC_CON_OBIP_MAX 0x00002000U |
| #define SDMMC_CON_OBIE 0x00004000U |
| #define SDMMC_CON_OBIE_M 0x00004000U |
| #define SDMMC_CON_OBIE_S 14U |
| #define SDMMC_CON_OBIE_MIN 0x00000000U |
| #define SDMMC_CON_OBIE_MAX 0x00004000U |
| #define SDMMC_CON_PADEN 0x00008000U |
| #define SDMMC_CON_PADEN_M 0x00008000U |
| #define SDMMC_CON_PADEN_S 15U |
| #define SDMMC_CON_PADEN_MIN 0x00000000U |
| #define SDMMC_CON_PADEN_MAX 0x00008000U |
| #define SDMMC_CON_CLKEXTFREE 0x00010000U |
| #define SDMMC_CON_CLKEXTFREE_M 0x00010000U |
| #define SDMMC_CON_CLKEXTFREE_S 16U |
| #define SDMMC_CON_CLKEXTFREE_OFF 0x00000000U |
| #define SDMMC_CON_CLKEXTFREE_ON 0x00010000U |
| #define SDMMC_CON_REVERVED 0x00100000U |
| #define SDMMC_CON_REVERVED_M 0x00100000U |
| #define SDMMC_CON_REVERVED_S 20U |
| #define SDMMC_CON_SDMALNE 0x00200000U |
| #define SDMMC_CON_SDMALNE_M 0x00200000U |
| #define SDMMC_CON_SDMALNE_S 21U |
| #define SDMMC_CON_SDMALNE_EDGE 0x00000000U |
| #define SDMMC_CON_SDMALNE_LEVEL 0x00200000U |
| #define SDMMC_PWCNT_NUMDEL_W 16U |
| #define SDMMC_PWCNT_NUMDEL_M 0x0000FFFFU |
| #define SDMMC_PWCNT_NUMDEL_S 0U |
| #define SDMMC_PWCNT_NUMDEL_MINIMUM 0x00000000U |
| #define SDMMC_PWCNT_NUMDEL_MAXIMUM 0x0000FFFFU |
| #define SDMMC_SDMASA_ADDR_W 32U |
| #define SDMMC_SDMASA_ADDR_M 0xFFFFFFFFU |
| #define SDMMC_SDMASA_ADDR_S 0U |
| #define SDMMC_SDMASA_ADDR_MINIMUM 0x00000000U |
| #define SDMMC_SDMASA_ADDR_MAXIMUM 0xFFFFFFFFU |
| #define SDMMC_BLK_BLEN_W 11U |
| #define SDMMC_BLK_BLEN_M 0x000007FFU |
| #define SDMMC_BLK_BLEN_S 0U |
| #define SDMMC_BLK_BLEN_MINIMUM 0x00000000U |
| #define SDMMC_BLK_BLEN_MAXIMUM 0x000007FFU |
| #define SDMMC_BLK_NBLK_W 16U |
| #define SDMMC_BLK_NBLK_M 0xFFFF0000U |
| #define SDMMC_BLK_NBLK_S 16U |
| #define SDMMC_BLK_NBLK_MINIMUM 0x00000000U |
| #define SDMMC_BLK_NBLK_MAXIMUM 0xFFFF0000U |
| #define SDMMC_ARG_CMDARG_W 32U |
| #define SDMMC_ARG_CMDARG_M 0xFFFFFFFFU |
| #define SDMMC_ARG_CMDARG_S 0U |
| #define SDMMC_ARG_CMDARG_MINIMUM 0x00000000U |
| #define SDMMC_ARG_CMDARG_MAXIMUM 0xFFFFFFFFU |
| #define SDMMC_CMD_DE 0x00000001U |
| #define SDMMC_CMD_DE_M 0x00000001U |
| #define SDMMC_CMD_DE_S 0U |
| #define SDMMC_CMD_DE_ENABLE 0x00000001U |
| #define SDMMC_CMD_DE_DISABLE 0x00000000U |
| #define SDMMC_CMD_BCE 0x00000002U |
| #define SDMMC_CMD_BCE_M 0x00000002U |
| #define SDMMC_CMD_BCE_S 1U |
| #define SDMMC_CMD_BCE_ENABLE 0x00000002U |
| #define SDMMC_CMD_BCE_DISABLE 0x00000000U |
| #define SDMMC_CMD_ACEN_W 2U |
| #define SDMMC_CMD_ACEN_M 0x0000000CU |
| #define SDMMC_CMD_ACEN_S 2U |
| #define SDMMC_CMD_ACEN_ENA12 0x00000004U |
| #define SDMMC_CMD_ACEN_DISABLE 0x00000000U |
| #define SDMMC_CMD_ACEN_ENA23 0x00000008U |
| #define SDMMC_CMD_DDIR 0x00000010U |
| #define SDMMC_CMD_DDIR_M 0x00000010U |
| #define SDMMC_CMD_DDIR_S 4U |
| #define SDMMC_CMD_DDIR_READ 0x00000010U |
| #define SDMMC_CMD_DDIR_WRITE 0x00000000U |
| #define SDMMC_CMD_MSBS 0x00000020U |
| #define SDMMC_CMD_MSBS_M 0x00000020U |
| #define SDMMC_CMD_MSBS_S 5U |
| #define SDMMC_CMD_MSBS_BLOCK 0x00000020U |
| #define SDMMC_CMD_MSBS_SINGLE 0x00000000U |
| #define SDMMC_CMD_RSPTYPE_W 2U |
| #define SDMMC_CMD_RSPTYPE_M 0x00030000U |
| #define SDMMC_CMD_RSPTYPE_S 16U |
| #define SDMMC_CMD_RSPTYPE_LEN136 0x00010000U |
| #define SDMMC_CMD_RSPTYPE_NORESP 0x00000000U |
| #define SDMMC_CMD_RSPTYPE_LEN48 0x00020000U |
| #define SDMMC_CMD_RSPTYPE_LEN48BUSY 0x00030000U |
| #define SDMMC_CMD_CCCE 0x00080000U |
| #define SDMMC_CMD_CCCE_M 0x00080000U |
| #define SDMMC_CMD_CCCE_S 19U |
| #define SDMMC_CMD_CCCE_ENABLE 0x00080000U |
| #define SDMMC_CMD_CCCE_DISABLE 0x00000000U |
| #define SDMMC_CMD_CICE 0x00100000U |
| #define SDMMC_CMD_CICE_M 0x00100000U |
| #define SDMMC_CMD_CICE_S 20U |
| #define SDMMC_CMD_CICE_ENABLE 0x00100000U |
| #define SDMMC_CMD_CICE_DISABLE 0x00000000U |
| #define SDMMC_CMD_DP 0x00200000U |
| #define SDMMC_CMD_DP_M 0x00200000U |
| #define SDMMC_CMD_DP_S 21U |
| #define SDMMC_CMD_DP_DAT 0x00200000U |
| #define SDMMC_CMD_DP_NODAT 0x00000000U |
| #define SDMMC_CMD_CMDTYP_W 2U |
| #define SDMMC_CMD_CMDTYP_M 0x00C00000U |
| #define SDMMC_CMD_CMDTYP_S 22U |
| #define SDMMC_CMD_CMDTYP_SUSPEND 0x00400000U |
| #define SDMMC_CMD_CMDTYP_OTHER 0x00000000U |
| #define SDMMC_CMD_CMDTYP_RESUME 0x00800000U |
| #define SDMMC_CMD_CMDTYP_ABORT 0x00C00000U |
| #define SDMMC_CMD_IDX_W 6U |
| #define SDMMC_CMD_IDX_M 0x3F000000U |
| #define SDMMC_CMD_IDX_S 24U |
| #define SDMMC_CMD_IDX_MINIMUM 0x00000000U |
| #define SDMMC_CMD_IDX_MAXIMUM 0x3F000000U |
| #define SDMMC_RSP10_RSP0_W 16U |
| #define SDMMC_RSP10_RSP0_M 0x0000FFFFU |
| #define SDMMC_RSP10_RSP0_S 0U |
| #define SDMMC_RSP10_RSP0_MINIMUM 0x00000000U |
| #define SDMMC_RSP10_RSP0_MAXIMUM 0x0000FFFFU |
| #define SDMMC_RSP10_RSP1_W 16U |
| #define SDMMC_RSP10_RSP1_M 0xFFFF0000U |
| #define SDMMC_RSP10_RSP1_S 16U |
| #define SDMMC_RSP10_RSP1_MINIMUM 0x00000000U |
| #define SDMMC_RSP10_RSP1_MAXIMUM 0xFFFF0000U |
| #define SDMMC_RSP32_RSP2_W 16U |
| #define SDMMC_RSP32_RSP2_M 0x0000FFFFU |
| #define SDMMC_RSP32_RSP2_S 0U |
| #define SDMMC_RSP32_RSP2_MINIMUM 0x00000000U |
| #define SDMMC_RSP32_RSP2_MAXIMUM 0x0000FFFFU |
| #define SDMMC_RSP32_RSP3_W 16U |
| #define SDMMC_RSP32_RSP3_M 0xFFFF0000U |
| #define SDMMC_RSP32_RSP3_S 16U |
| #define SDMMC_RSP32_RSP3_MINIMUM 0x00000000U |
| #define SDMMC_RSP32_RSP3_MAXIMUM 0xFFFF0000U |
| #define SDMMC_RSP54_RSP4_W 16U |
| #define SDMMC_RSP54_RSP4_M 0x0000FFFFU |
| #define SDMMC_RSP54_RSP4_S 0U |
| #define SDMMC_RSP54_RSP4_MINIMUM 0x00000000U |
| #define SDMMC_RSP54_RSP4_MAXIMUM 0x0000FFFFU |
| #define SDMMC_RSP54_RSP5_W 16U |
| #define SDMMC_RSP54_RSP5_M 0xFFFF0000U |
| #define SDMMC_RSP54_RSP5_S 16U |
| #define SDMMC_RSP54_RSP5_MINIMUM 0x00000000U |
| #define SDMMC_RSP54_RSP5_MAXIMUM 0xFFFF0000U |
| #define SDMMC_RSP76_RSP6_W 16U |
| #define SDMMC_RSP76_RSP6_M 0x0000FFFFU |
| #define SDMMC_RSP76_RSP6_S 0U |
| #define SDMMC_RSP76_RSP6_MINIMUM 0x00000000U |
| #define SDMMC_RSP76_RSP6_MAXIMUM 0x0000FFFFU |
| #define SDMMC_RSP76_RSP7_W 16U |
| #define SDMMC_RSP76_RSP7_M 0xFFFF0000U |
| #define SDMMC_RSP76_RSP7_S 16U |
| #define SDMMC_RSP76_RSP7_MINIMUM 0x00000000U |
| #define SDMMC_RSP76_RSP7_MAXIMUM 0xFFFF0000U |
| #define SDMMC_DATA_VAL_W 32U |
| #define SDMMC_DATA_VAL_M 0xFFFFFFFFU |
| #define SDMMC_DATA_VAL_S 0U |
| #define SDMMC_DATA_VAL_MINIMUM 0x00000000U |
| #define SDMMC_DATA_VAL_MAXIMUM 0xFFFFFFFFU |
| #define SDMMC_PSTATE_CMDI 0x00000001U |
| #define SDMMC_PSTATE_CMDI_M 0x00000001U |
| #define SDMMC_PSTATE_CMDI_S 0U |
| #define SDMMC_PSTATE_CMDI_NOTALLOWED 0x00000001U |
| #define SDMMC_PSTATE_CMDI_ALLOWED 0x00000000U |
| #define SDMMC_PSTATE_DATI 0x00000002U |
| #define SDMMC_PSTATE_DATI_M 0x00000002U |
| #define SDMMC_PSTATE_DATI_S 1U |
| #define SDMMC_PSTATE_DATI_NOTALLOWED 0x00000002U |
| #define SDMMC_PSTATE_DATI_ALLOWED 0x00000000U |
| #define SDMMC_PSTATE_DLA 0x00000004U |
| #define SDMMC_PSTATE_DLA_M 0x00000004U |
| #define SDMMC_PSTATE_DLA_S 2U |
| #define SDMMC_PSTATE_DLA_ACTIVE 0x00000004U |
| #define SDMMC_PSTATE_DLA_INACTIVE 0x00000000U |
| #define SDMMC_PSTATE_WTA 0x00000100U |
| #define SDMMC_PSTATE_WTA_M 0x00000100U |
| #define SDMMC_PSTATE_WTA_S 8U |
| #define SDMMC_PSTATE_WTA_ACTIVE 0x00000100U |
| #define SDMMC_PSTATE_WTA_NODATA 0x00000000U |
| #define SDMMC_PSTATE_RTA 0x00000200U |
| #define SDMMC_PSTATE_RTA_M 0x00000200U |
| #define SDMMC_PSTATE_RTA_S 9U |
| #define SDMMC_PSTATE_RTA_ACTIVE 0x00000200U |
| #define SDMMC_PSTATE_RTA_NODATA 0x00000000U |
| #define SDMMC_PSTATE_BWE 0x00000400U |
| #define SDMMC_PSTATE_BWE_M 0x00000400U |
| #define SDMMC_PSTATE_BWE_S 10U |
| #define SDMMC_PSTATE_BWE_SPACE 0x00000400U |
| #define SDMMC_PSTATE_BWE_NOSPACE 0x00000000U |
| #define SDMMC_PSTATE_BRE 0x00000800U |
| #define SDMMC_PSTATE_BRE_M 0x00000800U |
| #define SDMMC_PSTATE_BRE_S 11U |
| #define SDMMC_PSTATE_BRE_ENABLE 0x00000800U |
| #define SDMMC_PSTATE_BRE_DISABLE 0x00000000U |
| #define SDMMC_PSTATE_CINS 0x00010000U |
| #define SDMMC_PSTATE_CINS_M 0x00010000U |
| #define SDMMC_PSTATE_CINS_S 16U |
| #define SDMMC_PSTATE_CINS_CARD 0x00010000U |
| #define SDMMC_PSTATE_CINS_NOCARD 0x00000000U |
| #define SDMMC_PSTATE_CSS 0x00020000U |
| #define SDMMC_PSTATE_CSS_M 0x00020000U |
| #define SDMMC_PSTATE_CSS_S 17U |
| #define SDMMC_PSTATE_CSS_STABLE 0x00020000U |
| #define SDMMC_PSTATE_CSS_DEBOUNCE 0x00000000U |
| #define SDMMC_PSTATE_CDPL 0x00040000U |
| #define SDMMC_PSTATE_CDPL_M 0x00040000U |
| #define SDMMC_PSTATE_CDPL_S 18U |
| #define SDMMC_PSTATE_CDPL_LOW 0x00040000U |
| #define SDMMC_PSTATE_CDPL_HIGH 0x00000000U |
| #define SDMMC_PSTATE_WP 0x00080000U |
| #define SDMMC_PSTATE_WP_M 0x00080000U |
| #define SDMMC_PSTATE_WP_S 19U |
| #define SDMMC_PSTATE_WP_NOPROTECT 0x00080000U |
| #define SDMMC_PSTATE_WP_PROTECT 0x00000000U |
| #define SDMMC_PSTATE_DLEV_W 4U |
| #define SDMMC_PSTATE_DLEV_M 0x00F00000U |
| #define SDMMC_PSTATE_DLEV_S 20U |
| #define SDMMC_PSTATE_DLEV_MINIMUM 0x00000000U |
| #define SDMMC_PSTATE_DLEV_MAXIMUM 0x00F00000U |
| #define SDMMC_PSTATE_CLEV 0x01000000U |
| #define SDMMC_PSTATE_CLEV_M 0x01000000U |
| #define SDMMC_PSTATE_CLEV_S 24U |
| #define SDMMC_PSTATE_CLEV_LOW 0x00000000U |
| #define SDMMC_PSTATE_CLEV_HIGH 0x01000000U |
| #define SDMMC_HCTL_DTW 0x00000002U |
| #define SDMMC_HCTL_DTW_M 0x00000002U |
| #define SDMMC_HCTL_DTW_S 1U |
| #define SDMMC_HCTL_DTW_WIDTH_1 0x00000000U |
| #define SDMMC_HCTL_DTW_WIDTH_4 0x00000002U |
| #define SDMMC_HCTL_HSPE 0x00000004U |
| #define SDMMC_HCTL_HSPE_M 0x00000004U |
| #define SDMMC_HCTL_HSPE_S 2U |
| #define SDMMC_HCTL_HSPE_NOMAL 0x00000000U |
| #define SDMMC_HCTL_HSPE_HIGH 0x00000004U |
| #define SDMMC_HCTL_DMAS_W 2U |
| #define SDMMC_HCTL_DMAS_M 0x00000018U |
| #define SDMMC_HCTL_DMAS_S 3U |
| #define SDMMC_HCTL_DMAS_MINIMUM 0x00000000U |
| #define SDMMC_HCTL_DMAS_MAX 0x00000018U |
| #define SDMMC_HCTL_CDTL 0x00000040U |
| #define SDMMC_HCTL_CDTL_M 0x00000040U |
| #define SDMMC_HCTL_CDTL_S 6U |
| #define SDMMC_HCTL_CDTL_NOCARD 0x00000000U |
| #define SDMMC_HCTL_CDTL_CARD 0x00000040U |
| #define SDMMC_HCTL_CDSS 0x00000080U |
| #define SDMMC_HCTL_CDSS_M 0x00000080U |
| #define SDMMC_HCTL_CDSS_S 7U |
| #define SDMMC_HCTL_CDSS_SDCD 0x00000000U |
| #define SDMMC_HCTL_CDSS_TEST 0x00000080U |
| #define SDMMC_HCTL_SDBP 0x00000100U |
| #define SDMMC_HCTL_SDBP_M 0x00000100U |
| #define SDMMC_HCTL_SDBP_S 8U |
| #define SDMMC_HCTL_SDBP_OFF 0x00000000U |
| #define SDMMC_HCTL_SDBP_ON 0x00000100U |
| #define SDMMC_HCTL_SDVS_W 3U |
| #define SDMMC_HCTL_SDVS_M 0x00000E00U |
| #define SDMMC_HCTL_SDVS_S 9U |
| #define SDMMC_HCTL_SDVS_MID 0x00000C00U |
| #define SDMMC_HCTL_SDVS_LOW 0x00000A00U |
| #define SDMMC_HCTL_SDVS_HIGH 0x00000E00U |
| #define SDMMC_HCTL_SBGR 0x00010000U |
| #define SDMMC_HCTL_SBGR_M 0x00010000U |
| #define SDMMC_HCTL_SBGR_S 16U |
| #define SDMMC_HCTL_SBGR_TRANS 0x00000000U |
| #define SDMMC_HCTL_SBGR_STOP 0x00010000U |
| #define SDMMC_HCTL_CR 0x00020000U |
| #define SDMMC_HCTL_CR_M 0x00020000U |
| #define SDMMC_HCTL_CR_S 17U |
| #define SDMMC_HCTL_CR_NOEFFECT 0x00000000U |
| #define SDMMC_HCTL_CR_RESTART 0x00020000U |
| #define SDMMC_HCTL_RWC 0x00040000U |
| #define SDMMC_HCTL_RWC_M 0x00040000U |
| #define SDMMC_HCTL_RWC_S 18U |
| #define SDMMC_HCTL_RWC_DISABLE 0x00000000U |
| #define SDMMC_HCTL_RWC_ENABLE 0x00040000U |
| #define SDMMC_HCTL_IBG 0x00080000U |
| #define SDMMC_HCTL_IBG_M 0x00080000U |
| #define SDMMC_HCTL_IBG_S 19U |
| #define SDMMC_HCTL_IBG_DISABLE 0x00000000U |
| #define SDMMC_HCTL_IBG_ENABLE 0x00080000U |
| #define SDMMC_HCTL_IWE 0x01000000U |
| #define SDMMC_HCTL_IWE_M 0x01000000U |
| #define SDMMC_HCTL_IWE_S 24U |
| #define SDMMC_HCTL_IWE_MIN 0x00000000U |
| #define SDMMC_HCTL_IWE_MAX 0x01000000U |
| #define SDMMC_HCTL_INS 0x02000000U |
| #define SDMMC_HCTL_INS_M 0x02000000U |
| #define SDMMC_HCTL_INS_S 25U |
| #define SDMMC_HCTL_INS_MIN 0x00000000U |
| #define SDMMC_HCTL_INS_MAX 0x02000000U |
| #define SDMMC_HCTL_REM 0x04000000U |
| #define SDMMC_HCTL_REM_M 0x04000000U |
| #define SDMMC_HCTL_REM_S 26U |
| #define SDMMC_HCTL_REM_MIN 0x00000000U |
| #define SDMMC_HCTL_REM_MAX 0x04000000U |
| #define SDMMC_HCTL_OBWE 0x08000000U |
| #define SDMMC_HCTL_OBWE_M 0x08000000U |
| #define SDMMC_HCTL_OBWE_S 27U |
| #define SDMMC_HCTL_OBWE_MIN 0x00000000U |
| #define SDMMC_HCTL_OBWE_MAX 0x08000000U |
| #define SDMMC_SYSCTL_ICE 0x00000001U |
| #define SDMMC_SYSCTL_ICE_M 0x00000001U |
| #define SDMMC_SYSCTL_ICE_S 0U |
| #define SDMMC_SYSCTL_ICE_STOP 0x00000000U |
| #define SDMMC_SYSCTL_ICE_RUN 0x00000001U |
| #define SDMMC_SYSCTL_ICS 0x00000002U |
| #define SDMMC_SYSCTL_ICS_M 0x00000002U |
| #define SDMMC_SYSCTL_ICS_S 1U |
| #define SDMMC_SYSCTL_ICS_NOSTAB 0x00000000U |
| #define SDMMC_SYSCTL_ICS_STAB 0x00000002U |
| #define SDMMC_SYSCTL_CEN 0x00000004U |
| #define SDMMC_SYSCTL_CEN_M 0x00000004U |
| #define SDMMC_SYSCTL_CEN_S 2U |
| #define SDMMC_SYSCTL_CEN_OFF 0x00000000U |
| #define SDMMC_SYSCTL_CEN_ON 0x00000004U |
| #define SDMMC_SYSCTL_CLKD_W 10U |
| #define SDMMC_SYSCTL_CLKD_M 0x0000FFC0U |
| #define SDMMC_SYSCTL_CLKD_S 6U |
| #define SDMMC_SYSCTL_CLKD_MINIMUM 0x00000000U |
| #define SDMMC_SYSCTL_CLKD_MAXIMUM 0x0000FFC0U |
| #define SDMMC_SYSCTL_DTO_W 4U |
| #define SDMMC_SYSCTL_DTO_M 0x000F0000U |
| #define SDMMC_SYSCTL_DTO_S 16U |
| #define SDMMC_SYSCTL_DTO_MINIMUM 0x00000000U |
| #define SDMMC_SYSCTL_DTO_MAXIMUM 0x000E0000U |
| #define SDMMC_SYSCTL_SRA 0x01000000U |
| #define SDMMC_SYSCTL_SRA_M 0x01000000U |
| #define SDMMC_SYSCTL_SRA_S 24U |
| #define SDMMC_SYSCTL_SRA_COMPL 0x00000000U |
| #define SDMMC_SYSCTL_SRA_ASSERT 0x01000000U |
| #define SDMMC_SYSCTL_SRC 0x02000000U |
| #define SDMMC_SYSCTL_SRC_M 0x02000000U |
| #define SDMMC_SYSCTL_SRC_S 25U |
| #define SDMMC_SYSCTL_SRC_COMPL 0x00000000U |
| #define SDMMC_SYSCTL_SRC_ASSERT 0x02000000U |
| #define SDMMC_SYSCTL_SRD 0x04000000U |
| #define SDMMC_SYSCTL_SRD_M 0x04000000U |
| #define SDMMC_SYSCTL_SRD_S 26U |
| #define SDMMC_SYSCTL_SRD_COMPL 0x00000000U |
| #define SDMMC_SYSCTL_SRD_ASSERT 0x04000000U |
| #define SDMMC_STAT_CC 0x00000001U |
| #define SDMMC_STAT_CC_M 0x00000001U |
| #define SDMMC_STAT_CC_S 0U |
| #define SDMMC_STAT_CC_NOINT 0x00000000U |
| #define SDMMC_STAT_CC_INT 0x00000001U |
| #define SDMMC_STAT_TC 0x00000002U |
| #define SDMMC_STAT_TC_M 0x00000002U |
| #define SDMMC_STAT_TC_S 1U |
| #define SDMMC_STAT_TC_NOINT 0x00000000U |
| #define SDMMC_STAT_TC_INT 0x00000002U |
| #define SDMMC_STAT_BGE 0x00000004U |
| #define SDMMC_STAT_BGE_M 0x00000004U |
| #define SDMMC_STAT_BGE_S 2U |
| #define SDMMC_STAT_BGE_NOINT 0x00000000U |
| #define SDMMC_STAT_BGE_INT 0x00000004U |
| #define SDMMC_STAT_DMA 0x00000008U |
| #define SDMMC_STAT_DMA_M 0x00000008U |
| #define SDMMC_STAT_DMA_S 3U |
| #define SDMMC_STAT_DMA_NOINT 0x00000000U |
| #define SDMMC_STAT_DMA_INT 0x00000008U |
| #define SDMMC_STAT_BWR 0x00000010U |
| #define SDMMC_STAT_BWR_M 0x00000010U |
| #define SDMMC_STAT_BWR_S 4U |
| #define SDMMC_STAT_BWR_NOINT 0x00000000U |
| #define SDMMC_STAT_BWR_INT 0x00000010U |
| #define SDMMC_STAT_BRR 0x00000020U |
| #define SDMMC_STAT_BRR_M 0x00000020U |
| #define SDMMC_STAT_BRR_S 5U |
| #define SDMMC_STAT_BRR_NOINT 0x00000000U |
| #define SDMMC_STAT_BRR_INT 0x00000020U |
| #define SDMMC_STAT_CINS 0x00000040U |
| #define SDMMC_STAT_CINS_M 0x00000040U |
| #define SDMMC_STAT_CINS_S 6U |
| #define SDMMC_STAT_CINS_NOINT 0x00000000U |
| #define SDMMC_STAT_CINS_INT 0x00000040U |
| #define SDMMC_STAT_CREM 0x00000080U |
| #define SDMMC_STAT_CREM_M 0x00000080U |
| #define SDMMC_STAT_CREM_S 7U |
| #define SDMMC_STAT_CREM_NOINT 0x00000000U |
| #define SDMMC_STAT_CREM_INT 0x00000080U |
| #define SDMMC_STAT_CIRQ 0x00000100U |
| #define SDMMC_STAT_CIRQ_M 0x00000100U |
| #define SDMMC_STAT_CIRQ_S 8U |
| #define SDMMC_STAT_CIRQ_NOINT 0x00000000U |
| #define SDMMC_STAT_CIRQ_INT 0x00000100U |
| #define SDMMC_STAT_OBI 0x00000200U |
| #define SDMMC_STAT_OBI_M 0x00000200U |
| #define SDMMC_STAT_OBI_S 9U |
| #define SDMMC_STAT_OBI_NOINT 0x00000000U |
| #define SDMMC_STAT_OBI_INT 0x00000200U |
| #define SDMMC_STAT_ERRI 0x00008000U |
| #define SDMMC_STAT_ERRI_M 0x00008000U |
| #define SDMMC_STAT_ERRI_S 15U |
| #define SDMMC_STAT_ERRI_NOINT 0x00000000U |
| #define SDMMC_STAT_ERRI_INT 0x00008000U |
| #define SDMMC_STAT_CTO 0x00010000U |
| #define SDMMC_STAT_CTO_M 0x00010000U |
| #define SDMMC_STAT_CTO_S 16U |
| #define SDMMC_STAT_CTO_NOINT 0x00000000U |
| #define SDMMC_STAT_CTO_INT 0x00010000U |
| #define SDMMC_STAT_CCRC 0x00020000U |
| #define SDMMC_STAT_CCRC_M 0x00020000U |
| #define SDMMC_STAT_CCRC_S 17U |
| #define SDMMC_STAT_CCRC_NOINT 0x00000000U |
| #define SDMMC_STAT_CCRC_INT 0x00020000U |
| #define SDMMC_STAT_CEB 0x00040000U |
| #define SDMMC_STAT_CEB_M 0x00040000U |
| #define SDMMC_STAT_CEB_S 18U |
| #define SDMMC_STAT_CEB_NOINT 0x00000000U |
| #define SDMMC_STAT_CEB_INT 0x00040000U |
| #define SDMMC_STAT_CIE 0x00080000U |
| #define SDMMC_STAT_CIE_M 0x00080000U |
| #define SDMMC_STAT_CIE_S 19U |
| #define SDMMC_STAT_CIE_NOINT 0x00000000U |
| #define SDMMC_STAT_CIE_INT 0x00080000U |
| #define SDMMC_STAT_DTO 0x00100000U |
| #define SDMMC_STAT_DTO_M 0x00100000U |
| #define SDMMC_STAT_DTO_S 20U |
| #define SDMMC_STAT_DTO_NOINT 0x00000000U |
| #define SDMMC_STAT_DTO_INT 0x00100000U |
| #define SDMMC_STAT_DCRC 0x00200000U |
| #define SDMMC_STAT_DCRC_M 0x00200000U |
| #define SDMMC_STAT_DCRC_S 21U |
| #define SDMMC_STAT_DCRC_NOINT 0x00000000U |
| #define SDMMC_STAT_DCRC_INT 0x00200000U |
| #define SDMMC_STAT_DEB 0x00400000U |
| #define SDMMC_STAT_DEB_M 0x00400000U |
| #define SDMMC_STAT_DEB_S 22U |
| #define SDMMC_STAT_DEB_NOINT 0x00000000U |
| #define SDMMC_STAT_DEB_INT 0x00400000U |
| #define SDMMC_STAT_ACE 0x01000000U |
| #define SDMMC_STAT_ACE_M 0x01000000U |
| #define SDMMC_STAT_ACE_S 24U |
| #define SDMMC_STAT_ACE_NOINT 0x00000000U |
| #define SDMMC_STAT_ACE_INT 0x01000000U |
| #define SDMMC_STAT_CERR 0x10000000U |
| #define SDMMC_STAT_CERR_M 0x10000000U |
| #define SDMMC_STAT_CERR_S 28U |
| #define SDMMC_STAT_CERR_NOINT 0x00000000U |
| #define SDMMC_STAT_CERR_INT 0x10000000U |
| #define SDMMC_STAT_BADA 0x20000000U |
| #define SDMMC_STAT_BADA_M 0x20000000U |
| #define SDMMC_STAT_BADA_S 29U |
| #define SDMMC_STAT_BADA_NOINT 0x00000000U |
| #define SDMMC_STAT_BADA_INT 0x20000000U |
| #define SDMMC_IE_CCEN 0x00000001U |
| #define SDMMC_IE_CCEN_M 0x00000001U |
| #define SDMMC_IE_CCEN_S 0U |
| #define SDMMC_IE_CCEN_MSK 0x00000000U |
| #define SDMMC_IE_CCEN_ENABLE 0x00000001U |
| #define SDMMC_IE_TCEN 0x00000002U |
| #define SDMMC_IE_TCEN_M 0x00000002U |
| #define SDMMC_IE_TCEN_S 1U |
| #define SDMMC_IE_TCEN_ENABLE 0x00000002U |
| #define SDMMC_IE_TCEN_MSK 0x00000000U |
| #define SDMMC_IE_BGEEN 0x00000004U |
| #define SDMMC_IE_BGEEN_M 0x00000004U |
| #define SDMMC_IE_BGEEN_S 2U |
| #define SDMMC_IE_BGEEN_ENABLE 0x00000004U |
| #define SDMMC_IE_BGEEN_MSK 0x00000000U |
| #define SDMMC_IE_DMAEN 0x00000008U |
| #define SDMMC_IE_DMAEN_M 0x00000008U |
| #define SDMMC_IE_DMAEN_S 3U |
| #define SDMMC_IE_DMAEN_ENABLE 0x00000008U |
| #define SDMMC_IE_DMAEN_MSK 0x00000000U |
| #define SDMMC_IE_BWREN 0x00000010U |
| #define SDMMC_IE_BWREN_M 0x00000010U |
| #define SDMMC_IE_BWREN_S 4U |
| #define SDMMC_IE_BWREN_ENABLE 0x00000010U |
| #define SDMMC_IE_BWREN_MSK 0x00000000U |
| #define SDMMC_IE_BRREN 0x00000020U |
| #define SDMMC_IE_BRREN_M 0x00000020U |
| #define SDMMC_IE_BRREN_S 5U |
| #define SDMMC_IE_BRREN_ENABLE 0x00000020U |
| #define SDMMC_IE_BRREN_MSK 0x00000000U |
| #define SDMMC_IE_CINSEN 0x00000040U |
| #define SDMMC_IE_CINSEN_M 0x00000040U |
| #define SDMMC_IE_CINSEN_S 6U |
| #define SDMMC_IE_CINSEN_ENABLE 0x00000040U |
| #define SDMMC_IE_CINSEN_MSK 0x00000000U |
| #define SDMMC_IE_CREMEN 0x00000080U |
| #define SDMMC_IE_CREMEN_M 0x00000080U |
| #define SDMMC_IE_CREMEN_S 7U |
| #define SDMMC_IE_CREMEN_ENABLE 0x00000080U |
| #define SDMMC_IE_CREMEN_MSK 0x00000000U |
| #define SDMMC_IE_CIRQEN 0x00000100U |
| #define SDMMC_IE_CIRQEN_M 0x00000100U |
| #define SDMMC_IE_CIRQEN_S 8U |
| #define SDMMC_IE_CIRQEN_ENABLE 0x00000100U |
| #define SDMMC_IE_CIRQEN_MSK 0x00000000U |
| #define SDMMC_IE_OBIEN 0x00000200U |
| #define SDMMC_IE_OBIEN_M 0x00000200U |
| #define SDMMC_IE_OBIEN_S 9U |
| #define SDMMC_IE_OBIEN_ENABLE 0x00000200U |
| #define SDMMC_IE_OBIEN_MSK 0x00000000U |
| #define SDMMC_IE_NOUSE0 0x00000400U |
| #define SDMMC_IE_NOUSE0_M 0x00000400U |
| #define SDMMC_IE_NOUSE0_S 10U |
| #define SDMMC_IE_NOUSE0_MIN 0x00000000U |
| #define SDMMC_IE_NOUSE0_MAX 0x00000400U |
| #define SDMMC_IE_NULL 0x00008000U |
| #define SDMMC_IE_NULL_M 0x00008000U |
| #define SDMMC_IE_NULL_S 15U |
| #define SDMMC_IE_NULL_ENABLE 0x00008000U |
| #define SDMMC_IE_NULL_MSK 0x00000000U |
| #define SDMMC_IE_CTOEN 0x00010000U |
| #define SDMMC_IE_CTOEN_M 0x00010000U |
| #define SDMMC_IE_CTOEN_S 16U |
| #define SDMMC_IE_CTOEN_ENABLE 0x00010000U |
| #define SDMMC_IE_CTOEN_MSK 0x00000000U |
| #define SDMMC_IE_CCRCEN 0x00020000U |
| #define SDMMC_IE_CCRCEN_M 0x00020000U |
| #define SDMMC_IE_CCRCEN_S 17U |
| #define SDMMC_IE_CCRCEN_ENABLE 0x00020000U |
| #define SDMMC_IE_CCRCEN_MSK 0x00000000U |
| #define SDMMC_IE_CEBEN 0x00040000U |
| #define SDMMC_IE_CEBEN_M 0x00040000U |
| #define SDMMC_IE_CEBEN_S 18U |
| #define SDMMC_IE_CEBEN_ENABLE 0x00040000U |
| #define SDMMC_IE_CEBEN_MSK 0x00000000U |
| #define SDMMC_IE_CIEEN 0x00080000U |
| #define SDMMC_IE_CIEEN_M 0x00080000U |
| #define SDMMC_IE_CIEEN_S 19U |
| #define SDMMC_IE_CIEEN_ENABLE 0x00080000U |
| #define SDMMC_IE_CIEEN_MSK 0x00000000U |
| #define SDMMC_IE_DTOEN 0x00100000U |
| #define SDMMC_IE_DTOEN_M 0x00100000U |
| #define SDMMC_IE_DTOEN_S 20U |
| #define SDMMC_IE_DTOEN_ENABLE 0x00100000U |
| #define SDMMC_IE_DTOEN_MSK 0x00000000U |
| #define SDMMC_IE_DCRCEN 0x00200000U |
| #define SDMMC_IE_DCRCEN_M 0x00200000U |
| #define SDMMC_IE_DCRCEN_S 21U |
| #define SDMMC_IE_DCRCEN_ENABLE 0x00200000U |
| #define SDMMC_IE_DCRCEN_MSK 0x00000000U |
| #define SDMMC_IE_DEBEN 0x00400000U |
| #define SDMMC_IE_DEBEN_M 0x00400000U |
| #define SDMMC_IE_DEBEN_S 22U |
| #define SDMMC_IE_DEBEN_ENABLE 0x00400000U |
| #define SDMMC_IE_DEBEN_MSK 0x00000000U |
| #define SDMMC_IE_ACEEN 0x01000000U |
| #define SDMMC_IE_ACEEN_M 0x01000000U |
| #define SDMMC_IE_ACEEN_S 24U |
| #define SDMMC_IE_ACEEN_ENABLE 0x01000000U |
| #define SDMMC_IE_ACEEN_MSK 0x00000000U |
| #define SDMMC_IE_ADMAEEN 0x02000000U |
| #define SDMMC_IE_ADMAEEN_M 0x02000000U |
| #define SDMMC_IE_ADMAEEN_S 25U |
| #define SDMMC_IE_ADMAEEN_ENABLE 0x02000000U |
| #define SDMMC_IE_ADMAEEN_MSK 0x00000000U |
| #define SDMMC_IE_NOUSE1 0x04000000U |
| #define SDMMC_IE_NOUSE1_M 0x04000000U |
| #define SDMMC_IE_NOUSE1_S 26U |
| #define SDMMC_IE_NOUSE1_MIN 0x00000000U |
| #define SDMMC_IE_NOUSE1_MAX 0x04000000U |
| #define SDMMC_IE_CERREN 0x10000000U |
| #define SDMMC_IE_CERREN_M 0x10000000U |
| #define SDMMC_IE_CERREN_S 28U |
| #define SDMMC_IE_CERREN_ENABLE 0x10000000U |
| #define SDMMC_IE_CERREN_MSK 0x00000000U |
| #define SDMMC_IE_BADAEN 0x20000000U |
| #define SDMMC_IE_BADAEN_M 0x20000000U |
| #define SDMMC_IE_BADAEN_S 29U |
| #define SDMMC_IE_BADAEN_ENABLE 0x20000000U |
| #define SDMMC_IE_BADAEN_MSK 0x00000000U |
| #define SDMMC_ISE_CCSEN 0x00000001U |
| #define SDMMC_ISE_CCSEN_M 0x00000001U |
| #define SDMMC_ISE_CCSEN_S 0U |
| #define SDMMC_ISE_CCSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CCSEN_ENABLE 0x00000001U |
| #define SDMMC_ISE_TCSEN 0x00000002U |
| #define SDMMC_ISE_TCSEN_M 0x00000002U |
| #define SDMMC_ISE_TCSEN_S 1U |
| #define SDMMC_ISE_TCSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_TCSEN_ENABLE 0x00000002U |
| #define SDMMC_ISE_BGESEN 0x00000004U |
| #define SDMMC_ISE_BGESEN_M 0x00000004U |
| #define SDMMC_ISE_BGESEN_S 2U |
| #define SDMMC_ISE_BGESEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_BGESEN_ENABLE 0x00000004U |
| #define SDMMC_ISE_DMASEN 0x00000008U |
| #define SDMMC_ISE_DMASEN_M 0x00000008U |
| #define SDMMC_ISE_DMASEN_S 3U |
| #define SDMMC_ISE_DMASEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_DMASEN_ENABLE 0x00000008U |
| #define SDMMC_ISE_BWRSEN 0x00000010U |
| #define SDMMC_ISE_BWRSEN_M 0x00000010U |
| #define SDMMC_ISE_BWRSEN_S 4U |
| #define SDMMC_ISE_BWRSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_BWRSEN_ENABLE 0x00000010U |
| #define SDMMC_ISE_BRRSEN 0x00000020U |
| #define SDMMC_ISE_BRRSEN_M 0x00000020U |
| #define SDMMC_ISE_BRRSEN_S 5U |
| #define SDMMC_ISE_BRRSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_BRRSEN_ENABLE 0x00000020U |
| #define SDMMC_ISE_CINSSEN 0x00000040U |
| #define SDMMC_ISE_CINSSEN_M 0x00000040U |
| #define SDMMC_ISE_CINSSEN_S 6U |
| #define SDMMC_ISE_CINSSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CINSSEN_ENABLE 0x00000040U |
| #define SDMMC_ISE_CREMSEN 0x00000080U |
| #define SDMMC_ISE_CREMSEN_M 0x00000080U |
| #define SDMMC_ISE_CREMSEN_S 7U |
| #define SDMMC_ISE_CREMSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CREMSEN_ENABLE 0x00000080U |
| #define SDMMC_ISE_CIRQSEN 0x00000100U |
| #define SDMMC_ISE_CIRQSEN_M 0x00000100U |
| #define SDMMC_ISE_CIRQSEN_S 8U |
| #define SDMMC_ISE_CIRQSEN_ENABLE 0x00000100U |
| #define SDMMC_ISE_CIRQSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_OBISEN 0x00000200U |
| #define SDMMC_ISE_OBISEN_M 0x00000200U |
| #define SDMMC_ISE_OBISEN_S 9U |
| #define SDMMC_ISE_OBISEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_OBISEN_ENABLE 0x00000200U |
| #define SDMMC_ISE_NOUSE0 0x00000400U |
| #define SDMMC_ISE_NOUSE0_M 0x00000400U |
| #define SDMMC_ISE_NOUSE0_S 10U |
| #define SDMMC_ISE_NOUSE0_LOW 0x00000000U |
| #define SDMMC_ISE_NOUSE0_HIGH 0x00000400U |
| #define SDMMC_ISE_NULL 0x00008000U |
| #define SDMMC_ISE_NULL_M 0x00008000U |
| #define SDMMC_ISE_NULL_S 15U |
| #define SDMMC_ISE_NULL_ENABLE 0x00008000U |
| #define SDMMC_ISE_NULL_MSK 0x00000000U |
| #define SDMMC_ISE_CTOSEN 0x00010000U |
| #define SDMMC_ISE_CTOSEN_M 0x00010000U |
| #define SDMMC_ISE_CTOSEN_S 16U |
| #define SDMMC_ISE_CTOSEN_ENABLE 0x00010000U |
| #define SDMMC_ISE_CTOSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CCRCSEN 0x00020000U |
| #define SDMMC_ISE_CCRCSEN_M 0x00020000U |
| #define SDMMC_ISE_CCRCSEN_S 17U |
| #define SDMMC_ISE_CCRCSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CCRCSEN_ENABLE 0x00020000U |
| #define SDMMC_ISE_CEBSEN 0x00040000U |
| #define SDMMC_ISE_CEBSEN_M 0x00040000U |
| #define SDMMC_ISE_CEBSEN_S 18U |
| #define SDMMC_ISE_CEBSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CEBSEN_ENABLE 0x00040000U |
| #define SDMMC_ISE_CIESEN 0x00080000U |
| #define SDMMC_ISE_CIESEN_M 0x00080000U |
| #define SDMMC_ISE_CIESEN_S 19U |
| #define SDMMC_ISE_CIESEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CIESEN_ENABLE 0x00080000U |
| #define SDMMC_ISE_DTOSEN 0x00100000U |
| #define SDMMC_ISE_DTOSEN_M 0x00100000U |
| #define SDMMC_ISE_DTOSEN_S 20U |
| #define SDMMC_ISE_DTOSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_DTOSEN_ENABLE 0x00100000U |
| #define SDMMC_ISE_DCRCSEN 0x00200000U |
| #define SDMMC_ISE_DCRCSEN_M 0x00200000U |
| #define SDMMC_ISE_DCRCSEN_S 21U |
| #define SDMMC_ISE_DCRCSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_DCRCSEN_ENABLE 0x00200000U |
| #define SDMMC_ISE_DEBSEN 0x00400000U |
| #define SDMMC_ISE_DEBSEN_M 0x00400000U |
| #define SDMMC_ISE_DEBSEN_S 22U |
| #define SDMMC_ISE_DEBSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_DEBSEN_ENABLE 0x00400000U |
| #define SDMMC_ISE_ACESEN 0x01000000U |
| #define SDMMC_ISE_ACESEN_M 0x01000000U |
| #define SDMMC_ISE_ACESEN_S 24U |
| #define SDMMC_ISE_ACESEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_ACESEN_ENABLE 0x01000000U |
| #define SDMMC_ISE_ADMAESEN 0x02000000U |
| #define SDMMC_ISE_ADMAESEN_M 0x02000000U |
| #define SDMMC_ISE_ADMAESEN_S 25U |
| #define SDMMC_ISE_ADMAESEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_ADMAESEN_ENABLE 0x02000000U |
| #define SDMMC_ISE_NOUSE1 0x04000000U |
| #define SDMMC_ISE_NOUSE1_M 0x04000000U |
| #define SDMMC_ISE_NOUSE1_S 26U |
| #define SDMMC_ISE_NOUSE1_LOW 0x00000000U |
| #define SDMMC_ISE_NOUSE1_HIGH 0x04000000U |
| #define SDMMC_ISE_CERRSEN 0x10000000U |
| #define SDMMC_ISE_CERRSEN_M 0x10000000U |
| #define SDMMC_ISE_CERRSEN_S 28U |
| #define SDMMC_ISE_CERRSEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_CERRSEN_ENABLE 0x10000000U |
| #define SDMMC_ISE_BADASEN 0x20000000U |
| #define SDMMC_ISE_BADASEN_M 0x20000000U |
| #define SDMMC_ISE_BADASEN_S 29U |
| #define SDMMC_ISE_BADASEN_DISABLE 0x00000000U |
| #define SDMMC_ISE_BADASEN_ENABLE 0x20000000U |
| #define SDMMC_AC12_ACNE 0x00000001U |
| #define SDMMC_AC12_ACNE_M 0x00000001U |
| #define SDMMC_AC12_ACNE_S 0U |
| #define SDMMC_AC12_ACNE_NOERR 0x00000000U |
| #define SDMMC_AC12_ACNE_ERR 0x00000001U |
| #define SDMMC_AC12_ACTO 0x00000002U |
| #define SDMMC_AC12_ACTO_M 0x00000002U |
| #define SDMMC_AC12_ACTO_S 1U |
| #define SDMMC_AC12_ACTO_NOERR 0x00000000U |
| #define SDMMC_AC12_ACTO_ERR 0x00000002U |
| #define SDMMC_AC12_ACCE 0x00000004U |
| #define SDMMC_AC12_ACCE_M 0x00000004U |
| #define SDMMC_AC12_ACCE_S 2U |
| #define SDMMC_AC12_ACCE_NOERR 0x00000000U |
| #define SDMMC_AC12_ACCE_ERR 0x00000004U |
| #define SDMMC_AC12_ACEB 0x00000008U |
| #define SDMMC_AC12_ACEB_M 0x00000008U |
| #define SDMMC_AC12_ACEB_S 3U |
| #define SDMMC_AC12_ACEB_NOERR 0x00000000U |
| #define SDMMC_AC12_ACEB_ERR 0x00000008U |
| #define SDMMC_AC12_ACIE 0x00000010U |
| #define SDMMC_AC12_ACIE_M 0x00000010U |
| #define SDMMC_AC12_ACIE_S 4U |
| #define SDMMC_AC12_ACIE_NOERR 0x00000000U |
| #define SDMMC_AC12_ACIE_ERR 0x00000010U |
| #define SDMMC_AC12_CNI 0x00000080U |
| #define SDMMC_AC12_CNI_M 0x00000080U |
| #define SDMMC_AC12_CNI_S 7U |
| #define SDMMC_AC12_CNI_NOERR 0x00000000U |
| #define SDMMC_AC12_CNI_ERR 0x00000080U |
| #define SDMMC_AC12_UHSMS_W 3U |
| #define SDMMC_AC12_UHSMS_M 0x00070000U |
| #define SDMMC_AC12_UHSMS_S 16U |
| #define SDMMC_AC12_UHSMS_SDR12 0x00000000U |
| #define SDMMC_AC12_UHSMS_SDR25 0x00010000U |
| #define SDMMC_AC12_UHSMS_SDR50 0x00020000U |
| #define SDMMC_AC12_UHSMS_SDR104 0x00030000U |
| #define SDMMC_AC12_UHSMS_DDR50 0x00040000U |
| #define SDMMC_AC12_V1P8SEN 0x00080000U |
| #define SDMMC_AC12_V1P8SEN_M 0x00080000U |
| #define SDMMC_AC12_V1P8SEN_S 19U |
| #define SDMMC_AC12_V1P8SEN_DISABLE 0x00000000U |
| #define SDMMC_AC12_V1P8SEN_ENABLE 0x00080000U |
| #define SDMMC_AC12_DSSEL_W 2U |
| #define SDMMC_AC12_DSSEL_M 0x00300000U |
| #define SDMMC_AC12_DSSEL_S 20U |
| #define SDMMC_AC12_DSSEL_TYPE_B 0x00000000U |
| #define SDMMC_AC12_DSSEL_TYPE_A 0x00100000U |
| #define SDMMC_AC12_DSSEL_TYPE_C 0x00200000U |
| #define SDMMC_AC12_DSSEL_TYPE_D 0x00300000U |
| #define SDMMC_AC12_NOUSE0_W 2U |
| #define SDMMC_AC12_NOUSE0_M 0x00C00000U |
| #define SDMMC_AC12_NOUSE0_S 22U |
| #define SDMMC_AC12_NOUSE0_LOW 0x00000000U |
| #define SDMMC_AC12_NOUSE0_HIGH 0x00400000U |
| #define SDMMC_AC12_AIEN 0x40000000U |
| #define SDMMC_AC12_AIEN_M 0x40000000U |
| #define SDMMC_AC12_AIEN_S 30U |
| #define SDMMC_AC12_AIEN_DISABLE 0x00000000U |
| #define SDMMC_AC12_AIEN_ENABLE 0x40000000U |
| #define SDMMC_AC12_NOUSE1 0x80000000U |
| #define SDMMC_AC12_NOUSE1_M 0x80000000U |
| #define SDMMC_AC12_NOUSE1_S 31U |
| #define SDMMC_AC12_NOUSE1_LOW 0x00000000U |
| #define SDMMC_AC12_NOUSE1_HIGH 0x80000000U |
| #define SDMMC_CAPA_TCF_W 6U |
| #define SDMMC_CAPA_TCF_M 0x0000003FU |
| #define SDMMC_CAPA_TCF_S 0U |
| #define SDMMC_CAPA_TCF_MINIMUM 0x00000000U |
| #define SDMMC_CAPA_TCF_MAXIMUM 0x0000003FU |
| #define SDMMC_CAPA_TCU 0x00000080U |
| #define SDMMC_CAPA_TCU_M 0x00000080U |
| #define SDMMC_CAPA_TCU_S 7U |
| #define SDMMC_CAPA_TCU_KHZ 0x00000000U |
| #define SDMMC_CAPA_TCU_MHZ 0x00000080U |
| #define SDMMC_CAPA_BCF_W 6U |
| #define SDMMC_CAPA_BCF_M 0x00003F00U |
| #define SDMMC_CAPA_BCF_S 8U |
| #define SDMMC_CAPA_BCF_MINIMUM 0x00000000U |
| #define SDMMC_CAPA_BCF_MAXIMUM 0x00003F00U |
| #define SDMMC_CAPA_MBL_W 2U |
| #define SDMMC_CAPA_MBL_M 0x00030000U |
| #define SDMMC_CAPA_MBL_S 16U |
| #define SDMMC_CAPA_MBL_MINIMUM 0x00000000U |
| #define SDMMC_CAPA_MBL_MAXIMUM 0x00030000U |
| #define SDMMC_CAPA_AD2S 0x00080000U |
| #define SDMMC_CAPA_AD2S_M 0x00080000U |
| #define SDMMC_CAPA_AD2S_S 19U |
| #define SDMMC_CAPA_AD2S_SUPPORT 0x00080000U |
| #define SDMMC_CAPA_AD2S_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_HSS 0x00200000U |
| #define SDMMC_CAPA_HSS_M 0x00200000U |
| #define SDMMC_CAPA_HSS_S 21U |
| #define SDMMC_CAPA_HSS_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_HSS_SUPPORT 0x00200000U |
| #define SDMMC_CAPA_DS 0x00400000U |
| #define SDMMC_CAPA_DS_M 0x00400000U |
| #define SDMMC_CAPA_DS_S 22U |
| #define SDMMC_CAPA_DS_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_DS_SUPPORT 0x00400000U |
| #define SDMMC_CAPA_SRS 0x00800000U |
| #define SDMMC_CAPA_SRS_M 0x00800000U |
| #define SDMMC_CAPA_SRS_S 23U |
| #define SDMMC_CAPA_SRS_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_SRS_SUPPORT 0x00800000U |
| #define SDMMC_CAPA_VS33 0x01000000U |
| #define SDMMC_CAPA_VS33_M 0x01000000U |
| #define SDMMC_CAPA_VS33_S 24U |
| #define SDMMC_CAPA_VS33_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_VS33_SUPPORT 0x01000000U |
| #define SDMMC_CAPA_VS30 0x02000000U |
| #define SDMMC_CAPA_VS30_M 0x02000000U |
| #define SDMMC_CAPA_VS30_S 25U |
| #define SDMMC_CAPA_VS30_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_VS30_SUPPORT 0x02000000U |
| #define SDMMC_CAPA_VS18 0x04000000U |
| #define SDMMC_CAPA_VS18_M 0x04000000U |
| #define SDMMC_CAPA_VS18_S 26U |
| #define SDMMC_CAPA_VS18_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_VS18_SUPPORT 0x04000000U |
| #define SDMMC_CAPA_BUS64BIT 0x10000000U |
| #define SDMMC_CAPA_BUS64BIT_M 0x10000000U |
| #define SDMMC_CAPA_BUS64BIT_S 28U |
| #define SDMMC_CAPA_BUS64BIT_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_BUS64BIT_SUPPORT 0x10000000U |
| #define SDMMC_CAPA_AIS 0x20000000U |
| #define SDMMC_CAPA_AIS_M 0x20000000U |
| #define SDMMC_CAPA_AIS_S 29U |
| #define SDMMC_CAPA_AIS_NOSUPPORT 0x00000000U |
| #define SDMMC_CAPA_AIS_SUPPORT 0x20000000U |
| #define SDMMC_CURCAPA_CUR33_W 8U |
| #define SDMMC_CURCAPA_CUR33_M 0x000000FFU |
| #define SDMMC_CURCAPA_CUR33_S 0U |
| #define SDMMC_CURCAPA_CUR33_MINIMUM 0x00000000U |
| #define SDMMC_CURCAPA_CUR33_MAXIMUM 0x000000FFU |
| #define SDMMC_CURCAPA_CUR30_W 8U |
| #define SDMMC_CURCAPA_CUR30_M 0x0000FF00U |
| #define SDMMC_CURCAPA_CUR30_S 8U |
| #define SDMMC_CURCAPA_CUR30_MINIMUM 0x00000000U |
| #define SDMMC_CURCAPA_CUR30_MAXIMUM 0x0000FF00U |
| #define SDMMC_CURCAPA_CUR18_W 8U |
| #define SDMMC_CURCAPA_CUR18_M 0x00FF0000U |
| #define SDMMC_CURCAPA_CUR18_S 16U |
| #define SDMMC_CURCAPA_CUR18_MINIMUM 0x00000000U |
| #define SDMMC_CURCAPA_CUR18_MAXIMUM 0x00FF0000U |
| #define SDMMC_REV_SIS 0x00000001U |
| #define SDMMC_REV_SIS_M 0x00000001U |
| #define SDMMC_REV_SIS_S 0U |
| #define SDMMC_REV_SIS_NOINT 0x00000000U |
| #define SDMMC_REV_SIS_INT 0x00000001U |
| #define SDMMC_REV_SREV_W 8U |
| #define SDMMC_REV_SREV_M 0x00FF0000U |
| #define SDMMC_REV_SREV_S 16U |
| #define SDMMC_REV_SREV_MINIMUM 0x00000000U |
| #define SDMMC_REV_SREV_MAXIMUM 0x00FF0000U |
| #define SDMMC_REV_VREV_W 8U |
| #define SDMMC_REV_VREV_M 0xFF000000U |
| #define SDMMC_REV_VREV_S 24U |
| #define SDMMC_REV_VREV_MINIMUM 0x00000000U |
| #define SDMMC_REV_VREV_MAXIMUM 0xFF000000U |
| #define SDMMC_FE_ACNE 0x00000001U |
| #define SDMMC_FE_ACNE_M 0x00000001U |
| #define SDMMC_FE_ACNE_S 0U |
| #define SDMMC_FE_ACNE_NOINT 0x00000000U |
| #define SDMMC_FE_ACNE_INT 0x00000001U |
| #define SDMMC_FE_ACTO 0x00000002U |
| #define SDMMC_FE_ACTO_M 0x00000002U |
| #define SDMMC_FE_ACTO_S 1U |
| #define SDMMC_FE_ACTO_NOINT 0x00000000U |
| #define SDMMC_FE_ACTO_INT 0x00000002U |
| #define SDMMC_FE_ACCE 0x00000004U |
| #define SDMMC_FE_ACCE_M 0x00000004U |
| #define SDMMC_FE_ACCE_S 2U |
| #define SDMMC_FE_ACCE_NOINT 0x00000000U |
| #define SDMMC_FE_ACCE_INT 0x00000004U |
| #define SDMMC_FE_ACEB 0x00000008U |
| #define SDMMC_FE_ACEB_M 0x00000008U |
| #define SDMMC_FE_ACEB_S 3U |
| #define SDMMC_FE_ACEB_NOINT 0x00000000U |
| #define SDMMC_FE_ACEB_INT 0x00000008U |
| #define SDMMC_FE_ACIE 0x00000010U |
| #define SDMMC_FE_ACIE_M 0x00000010U |
| #define SDMMC_FE_ACIE_S 4U |
| #define SDMMC_FE_ACIE_NOINT 0x00000000U |
| #define SDMMC_FE_ACIE_INT 0x00000010U |
| #define SDMMC_FE_CNI 0x00000080U |
| #define SDMMC_FE_CNI_M 0x00000080U |
| #define SDMMC_FE_CNI_S 7U |
| #define SDMMC_FE_CNI_NOINT 0x00000000U |
| #define SDMMC_FE_CNI_INT 0x00000080U |
| #define SDMMC_FE_CTO 0x00010000U |
| #define SDMMC_FE_CTO_M 0x00010000U |
| #define SDMMC_FE_CTO_S 16U |
| #define SDMMC_FE_CTO_NOINT 0x00000000U |
| #define SDMMC_FE_CTO_INT 0x00010000U |
| #define SDMMC_FE_CCRC 0x00020000U |
| #define SDMMC_FE_CCRC_M 0x00020000U |
| #define SDMMC_FE_CCRC_S 17U |
| #define SDMMC_FE_CCRC_NOINT 0x00000000U |
| #define SDMMC_FE_CCRC_INT 0x00020000U |
| #define SDMMC_FE_CEB 0x00040000U |
| #define SDMMC_FE_CEB_M 0x00040000U |
| #define SDMMC_FE_CEB_S 18U |
| #define SDMMC_FE_CEB_NOINT 0x00000000U |
| #define SDMMC_FE_CEB_INT 0x00040000U |
| #define SDMMC_FE_CIE 0x00080000U |
| #define SDMMC_FE_CIE_M 0x00080000U |
| #define SDMMC_FE_CIE_S 19U |
| #define SDMMC_FE_CIE_NOINT 0x00000000U |
| #define SDMMC_FE_CIE_INT 0x00080000U |
| #define SDMMC_FE_DTO 0x00100000U |
| #define SDMMC_FE_DTO_M 0x00100000U |
| #define SDMMC_FE_DTO_S 20U |
| #define SDMMC_FE_DTO_NOINT 0x00000000U |
| #define SDMMC_FE_DTO_INT 0x00100000U |
| #define SDMMC_FE_DCRC 0x00200000U |
| #define SDMMC_FE_DCRC_M 0x00200000U |
| #define SDMMC_FE_DCRC_S 21U |
| #define SDMMC_FE_DCRC_NOINT 0x00000000U |
| #define SDMMC_FE_DCRC_INT 0x00200000U |
| #define SDMMC_FE_DEB 0x00400000U |
| #define SDMMC_FE_DEB_M 0x00400000U |
| #define SDMMC_FE_DEB_S 22U |
| #define SDMMC_FE_DEB_NOINT 0x00000000U |
| #define SDMMC_FE_DEB_INT 0x00400000U |
| #define SDMMC_FE_ACE 0x01000000U |
| #define SDMMC_FE_ACE_M 0x01000000U |
| #define SDMMC_FE_ACE_S 24U |
| #define SDMMC_FE_ACE_NOINT 0x00000000U |
| #define SDMMC_FE_ACE_INT 0x01000000U |
| #define SDMMC_FE_CERR 0x10000000U |
| #define SDMMC_FE_CERR_M 0x10000000U |
| #define SDMMC_FE_CERR_S 28U |
| #define SDMMC_FE_CERR_NOINT 0x00000000U |
| #define SDMMC_FE_CERR_INT 0x10000000U |
| #define SDMMC_FE_BADA 0x20000000U |
| #define SDMMC_FE_BADA_M 0x20000000U |
| #define SDMMC_FE_BADA_S 29U |
| #define SDMMC_FE_BADA_NOINT 0x00000000U |
| #define SDMMC_FE_BADA_INT 0x20000000U |
| #define SDMMC_TPSEL_VAL 0x00000001U |
| #define SDMMC_TPSEL_VAL_M 0x00000001U |
| #define SDMMC_TPSEL_VAL_S 0U |
| #define SDMMC_TPSEL_VAL_TEST_PORT1 0x00000000U |
| #define SDMMC_TPSEL_VAL_TEST_PORT2 0x00000001U |
| #define SDMMC_DMAMODE_VAL 0x00000001U |
| #define SDMMC_DMAMODE_VAL_M 0x00000001U |
| #define SDMMC_DMAMODE_VAL_S 0U |
| #define SDMMC_DMAMODE_VAL_DISABLE 0x00000000U |
| #define SDMMC_DMAMODE_VAL_ENABLE 0x00000001U |
| #define SDMMC_DMAIND_VAL 0x00000001U |
| #define SDMMC_DMAIND_VAL_M 0x00000001U |
| #define SDMMC_DMAIND_VAL_S 0U |
| #define SDMMC_DMAIND_VAL_DMA_BLK 0x00000000U |
| #define SDMMC_DMAIND_VAL_DMA_JOB 0x00000001U |
| #define SDMMC_CLKSEL_VAL 0x00000001U |
| #define SDMMC_CLKSEL_VAL_M 0x00000001U |
| #define SDMMC_CLKSEL_VAL_S 0U |
| #define SDMMC_CLKSEL_VAL_SYNC 0x00000000U |
| #define SDMMC_CLKSEL_VAL_ASYNC 0x00000001U |
| #define SDMMC_EVTMODE_INT0CFG_W 2U |
| #define SDMMC_EVTMODE_INT0CFG_M 0x00000003U |
| #define SDMMC_EVTMODE_INT0CFG_S 0U |
| #define SDMMC_EVTMODE_INT0CFG_DISABLE 0x00000000U |
| #define SDMMC_EVTMODE_INT0CFG_SOFTWARE 0x00000001U |
| #define SDMMC_EVTMODE_INT0CFG_HARDWARE 0x00000002U |
| #define SDMMC_DESC_MINREV_W 4U |
| #define SDMMC_DESC_MINREV_M 0x0000000FU |
| #define SDMMC_DESC_MINREV_S 0U |
| #define SDMMC_DESC_MINREV_MINIMUM 0x00000000U |
| #define SDMMC_DESC_MINREV_MAXIMUM 0x0000000FU |
| #define SDMMC_DESC_MAJREV_W 4U |
| #define SDMMC_DESC_MAJREV_M 0x000000F0U |
| #define SDMMC_DESC_MAJREV_S 4U |
| #define SDMMC_DESC_MAJREV_MINIMUM 0x00000000U |
| #define SDMMC_DESC_MAJREV_MAXIMUM 0x000000F0U |
| #define SDMMC_DESC_INSTNUM_W 4U |
| #define SDMMC_DESC_INSTNUM_M 0x00000F00U |
| #define SDMMC_DESC_INSTNUM_S 8U |
| #define SDMMC_DESC_INSTNUM_MINIMUM 0x00000000U |
| #define SDMMC_DESC_INSTNUM_MAXIMUM 0x00000F00U |
| #define SDMMC_DESC_FEATURST_W 4U |
| #define SDMMC_DESC_FEATURST_M 0x0000F000U |
| #define SDMMC_DESC_FEATURST_S 12U |
| #define SDMMC_DESC_FEATURST_MINIMUM 0x00000000U |
| #define SDMMC_DESC_FEATURST_MAXIMUM 0x0000F000U |
| #define SDMMC_DESC_MODULEID_W 16U |
| #define SDMMC_DESC_MODULEID_M 0xFFFF0000U |
| #define SDMMC_DESC_MODULEID_S 16U |
| #define SDMMC_DESC_MODULEID_MINIMUM 0x00000000U |
| #define SDMMC_DESC_MODULEID_MAXIMUM 0xFFFF0000U |
| #define SDMMC_SDMMCSTAT_STATE 0x00000001U |
| #define SDMMC_SDMMCSTAT_STATE_M 0x00000001U |
| #define SDMMC_SDMMCSTAT_STATE_S 0U |
| #define SDMMC_SDMMCSTAT_STATE_NORMAL 0x00000000U |
| #define SDMMC_SDMMCSTAT_STATE_ACTIVE 0x00000001U |
| #define SDMMC_BUFIF_DATA_W 32U |
| #define SDMMC_BUFIF_DATA_M 0xFFFFFFFFU |
| #define SDMMC_BUFIF_DATA_S 0U |
| #define SDMMC_BUFIF_DATA_MINIMUM 0x00000000U |
| #define SDMMC_BUFIF_DATA_MAXIMUM 0xFFFFFFFFU |
| #define SDMMC_CLKCFG_EN 0x00000001U |
| #define SDMMC_CLKCFG_EN_M 0x00000001U |
| #define SDMMC_CLKCFG_EN_S 0U |